欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): 54F632LM
英文描述: Error Detection & Correction (EDAC)
中文描述: 錯(cuò)誤檢測(cè)
文件頁數(shù): 1/14頁
文件大?。?/td> 225K
代理商: 54F632LM
TL/F/9579
D
May 1991
DP8406 (54F/74F632)
32-Bit Parallel Error Detection and Correction Circuit
General Description
The DP8406 device is a 32-bit parallel error detection and
correction circuit (EDAC) in a 52-pin or 68-pin package. The
EDAC uses a modified Hamming code to generate a 7-bit
check word from a 32-bit data word. This check word is
stored along with the data word during the memory write
cycle. During the memory read cycle, the 39-bit words from
memory are processed by the EDAC to determine if errors
have occurred in memory.
Single-bit errors in the 32-bit data word are flagged and cor-
rected.
Single-bit errors in the 7-bit check word are flagged, and the
CPU sends the EDAC through the correction cycle even
though the 32-bit data word is not in error. The correction
cycle will simply pass along the original 32-bit data word in
this case and produce error syndrome bits to pinpoint the
error-generating location.
Dual-bit errors are flagged but not corrected. These errors
may occur in any two bits of the 39-bit word from memory
(two errors in the 32-bit data word, two errors in the 7-bit
check word, or one error in each word). The gross-error
condition of all LOWs or all HIGHs from memory will be
detected. Otherwise, errors in three or more bits of the
39-bit word are beyond the capabilities of these devices to
detect.
Read-modify-write (byte-control) operations can be per-
formed by using output latch enable, LEDBO, and the indi-
vidual OEB
0
through OEB
3
byte control pins.
Diagnostics are performed on the EDACs by controls and
internal paths that allow the user to read the contents of the
Data Bit and Check Bit input latches. These will determine if
the failure occurred in memory or in the EDAC.
Features
Y
Detects and corrects single-bit errors
Y
Detects and flags dual-bit errors
Y
Built-in diagnostic capability
Y
Fast write and read cycle processing times
Y
Byte-write capability
Y
Guaranteed 4000V minimum ESD protection
pin
and
function
SN74ALS632A thru SN74ALS635 series
Y
Fully
compatible
with
TI’s
Simplified Functional Block
TL/F/9579–9
Device
Package
Byte-Write
Output
DP8406
52-Pin
yes
TRI-STATE
é
TRI-STATE
é
DP8406
68-Pin
yes
FAST
é
and TRI-STATE
é
are registered trademarks of National Semiconductor Corporation.
C
1995 National Semiconductor Corporation
RRD-B30M105/Printed in U. S. A.
相關(guān)PDF資料
PDF描述
74F640 Octal bus transceiver, inverting (3-State)(八通道總線收發(fā)器,反向(三態(tài)))
74F641 Octal Bus Transceiver with Common Output Enable, Non-Inverting (Open Collector)(帶普通輸出使能的八通道總線收發(fā)器,同相(集電極開路))
74F642 Transceivers
74F646SDC Single 8-bit Bus Transceiver
54F646DMQB BUS TRANSCEIVER|SINGLE|8-BIT|F-TTL|DIP|24PIN|CERAMIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
54F64 制造商:NSC 制造商全稱:National Semiconductor 功能描述:4-2-3-2-Input AND-OR-Invert Gate
54F64/B2A 制造商:未知廠家 制造商全稱:未知廠家 功能描述:2/2/3/4-input AND-NOR Gate
54F64/B2C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:2/2/3/4-input AND-NOR Gate
54F64/BCA 制造商:未知廠家 制造商全稱:未知廠家 功能描述:2/2/3/4-input AND-NOR Gate
54F64/BCAJC883 制造商:Motorola Inc 功能描述:54F64/BCAJC
主站蜘蛛池模板: 黔西县| 蚌埠市| 南丹县| 当涂县| 治多县| 子洲县| 神木县| 白朗县| 翁源县| 淮滨县| 鞍山市| 那曲县| 凤凰县| 固原市| 余干县| 西和县| 淄博市| 兴文县| 乌拉特中旗| 鄂托克旗| 苍溪县| 宕昌县| 忻州市| 枞阳县| 石首市| 佛山市| 翁源县| 瑞昌市| 湛江市| 漳州市| 永州市| 汪清县| 长治市| 金平| 兴海县| 天柱县| 项城市| 湘西| 平塘县| 阿鲁科尔沁旗| 大名县|