欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7677
廠商: Analog Devices, Inc.
英文描述: 16-Bit, 1 LSB INL, 1 MSPS Differential ADC
中文描述: 16位,1 LSB INL和1 MSPS的差分ADC
文件頁數: 17/20頁
文件大?。?/td> 322K
代理商: AD7677
REV. 0
AD7677
–17–
rising and falling edge of the data clock. Depending on RDC/
SDIN input, the data can be read after each conversion, or during
the following conversion.
Figure 17 and Figure 18 show the detailed timing diagrams of
these two modes.
Usually, because the AD7677 is used with a fast throughput, the
mode master, read during conversion, is the most recommended
serial mode when it can be used.
In read-after-conversion mode, it should be noted that, unlike in
other modes, the signal BUSY returns low after the 16 data bits
are pulsed out and not at the end of the conversion phase which
results in a longer BUSY width.
In read-during-conversion mode, the serial clock and data toggle at
appropriate instances minimizes potential feedthrough between
digital activity and the critical conversion decisions.
To accommodate slow digital hosts, the serial clock can be
slowed down by using DIVSCLK.
SLAVE SERIAL INTERFACE
External Clock
The AD7677 is configured to accept an externally supplied serial
data clock on the SCLK pin when the EXT/
INT
pin is held
high. In this mode, several methods can be used to read the
data. The external serial clock is gated by
CS
and the data are
output when both
CS
and
RD
are low. Thus, depending on
CS
,
the data can be read after each conversion or during the follow-
ing conversion. The external clock can be either a continuous
or discontinuous clock. A discontinuous clock can be either
normally high or normally low when inactive. Figure 19 and
Figure 20 show the detailed timing diagrams of these methods.
While the AD7677 is performing a bit decision, it is important that
voltage transients not occur on digital input/output pins or degra-
dation of the conversion result could occur. This is particularly
important during the second half of the conversion phase because
the AD7677 provides error correction circuitry that can correct for
CS
SCLK
SDOUT
D15
D14
D1
D0
D13
X15
X14
X13
X1
X0
Y15
Y14
BUSY
SDIN
INVSCLK = 0
X15
X14
X
1
2
3
14
15
16
17
18
EXT/
INT
= 1
RD
= 0
t
35
t
36
t
37
t
31
t
32
t
34
t
16
t
33
Figure 19. Slave Serial Data Timing for Reading (Read After Convert)
CNVST
SDOUT
SCLK
D1
D0
X
D15
D14
D13
1
2
3
14
15
16
BUSY
INVSCLK = 0
CS
EXT/
INT
= 1
RD
= 0
t
35
t
36
t
37
t
31
t
32
t
16
t
3
Figure 20. Slave Serial Data Timing for Reading (Read Previous Conversion During Convert)
相關PDF資料
PDF描述
AD7677AST 16-Bit, 1 LSB INL, 1 MSPS Differential ADC
AD7677ASTRL 16-Bit, 1 LSB INL, 1 MSPS Differential ADC
AD7679CB1 18-Bit, 2.5 LSB INL, 570 kSPS SAR ADC
AD7694 16-Bit, 250 kSPS PulSAR ADC in MSOP
AD7694ARM 16-Bit, 250 kSPS PulSAR ADC in MSOP
相關代理商/技術參數
參數描述
AD7677AAST 制造商:Analog Devices 功能描述:
AD7677ACP 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 16-bit Parallel/Serial 48-Pin LFCSP EP 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD7677ACPRL 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 16-bit Parallel/Serial 48-Pin LFCSP EP T/R
AD7677ACPZ 功能描述:IC ADC 16BIT DIFF INP 48-LFCSP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:PulSAR® 標準包裝:1 系列:- 位數:14 采樣率(每秒):83k 數據接口:串行,并聯 轉換器數目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數目和類型:1 個單端,雙極
AD7677ACPZRL 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 16-bit Parallel/Serial 48-Pin LFCSP EP T/R 制造商:Analog Devices 功能描述:ADC SGL SAR 1MSPS 16BIT PARALLEL/SERL 48LFCSP EP - Tape and Reel
主站蜘蛛池模板: 丹棱县| 年辖:市辖区| 邯郸县| 恭城| 安阳市| 苍山县| 中西区| 通江县| 清河县| 林甸县| 墨玉县| 眉山市| 康马县| 东乡族自治县| 福安市| 上虞市| 屏东市| 班戈县| 云浮市| 乐安县| 合江县| 元阳县| 德昌县| 蕲春县| 大理市| 华池县| 凉城县| 旌德县| 历史| 芷江| 平果县| 湖口县| 新巴尔虎左旗| 平阴县| 右玉县| 建湖县| 鄯善县| 洪洞县| 肇东市| 来宾市| 安岳县|