欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: LTC4253ACGN#TRPBF
廠商: Linear Technology
文件頁數: 25/34頁
文件大小: 383K
描述: IC HOT SWAP CONTRLR -48V 16-SSOP
標準包裝: 2,500
類型: 熱交換控制器
應用: 通用
內部開關:
電源電壓: 8.2 V ~ 14.5 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 16-SSOP(0.154",3.90mm 寬)
供應商設備封裝: 16-SSOP
包裝: 帶卷 (TR)
LTC4253/LTC4253A
25
425353aff
For more information www.linear.com/4253
APPLICATIONS INFORMATION
V
UVHI
 (V
UV
 for the LTC4253A). In addition, the internal logic
checks for OV < V
OVHI
 (V
OV
 for the LTC4253A), RESET <
0.8V , GATE < V
GATEL
,
 
SENSE < V
CB
, SS < 20 " V
OS
 and
TIMER?燰
TMRL
. When all conditions are met, initial timing
starts and the TIMER capacitor is charged by a 5礎 current
source pull-up. At time point 3, TIMER reaches the V
TMRH
 
threshold and the initial timing cycle terminates. The TIMER
capacitor is quickly discharged. At time point?, the V
TMRL
 
threshold is reached and the conditions of GATE?燰
GATEL
,
SENSE?燰
CB
and SS??0 " V
OS
 must be satisfied before
the GATE start-up cycle begins. SS ramps up as dictated
by R
SS
" C
SS
; GATE is held low by the analog current
limit amplifier until SS crosses 20 " V
OS
. Upon releasing
GATE, 50礎 sources into the external MOSFET gate and
compensation network. When the GATE voltage reaches
the MOSFETs threshold, current begins flowing into the
load capacitor at time point 5. At time point 6, load current
reaches SS control level and the analog current limit loop
activates. Between time points 6 and 8, the GATE voltage
is servoed and the SENSE voltage is regulated at V
ACL
(t)
and soft-start limits the slew rate of the load current. If the
SENSE voltage (V
SENSE
  V
EE
) reaches the V
CB
 threshold
at time point 7, the circuit breaker TIMER activates. The
TIMER capacitor, C
T
 is charged by a (200礎???營
DRN
)
current pull-up. As the load capacitor nears full charge,
load current begins to decline. At point?, the load cur-
rent falls and the SENSE voltage drops below V
ACL
(t).
The analog current limit loop shuts off and the GATE pin
ramps further. At time point 9, the SENSE voltage drops
below V
CB
 and the fault TIMER ends, followed by a 5礎
discharge current source (cool-off). When GATE ramps
past V
GATEH
 threshold at time point A, PWRGD1 pulls low,
starting off the PWRGD sequence. PWRGD2 pulls low at
time point C when EN2 is high and PWRGD1 is low for
more than one t
SQT
. PWRGD3 pulls low at time point D
when EN2 and EN3 is high and PWRGD2 is low for more
than one t
SQT
. At time point B, GATE reaches its maximum
voltage as determined by V
IN
.
Undervoltage Timing
In Figure 10 when the UV pin drops below V
UVLO
 (V
UV
 
V
UVHST
 for the LTC4253A) at time point 1, the LTC4253/
LTC4253A shut down with TIMER, SS and GATE pulled
low. If current has been flowing, the SENSE pin voltage
decreases to zero as GATE collapses. When UV recovers
and clears V
UVHI
 (V
UV
 for the LTC4253A) at time point 2,
an initial time cycle begins followed by a start-up cycle.
V
IN
 Undervoltage Lockout Timing
V
IN
 undervoltage lockout comparator, UVLO has a similar
timing behavior as the UV pin timing except it looks at
V
IN
 < (V
LKO
?燰
LKH
) to shut down and V
IN
 > V
LKO
 to start.
In an undervoltage lockout condition, both UV and OV
comparators are held off. When V
IN
 exits undervoltage
lockout, the UV and OV comparators are enabled.
Overvoltage Timing
During normal operation, if the OV pin exceeds V
OVHI
 
(V
OV
 for the LTC4253A) as shown at time point? of Fig-
ure 11, the TIMER and PWRGD status are unaffected; SS
and GATE pull down; load disconnects. At time point 2,
OV recovers and drops below the V
OVLO
 (V
OV
  V
OVHST
 
for the LTC4253A) threshold; GATE start-up begins. If
the overvoltage glitch is long enough to deplete the load
capacitor, time points? through 7 may occur.
Circuit Breaker Timing
In Figure 12a, the TIMER capacitor charges at 200礎 if
the SENSE pin exceeds V
CB
 but V
DRN
 is less than 5V . If
the SENSE pin returns below V
CB
 before TIMER reaches
the V
TMRH
 threshold, TIMER is discharged by 5礎. In
Figure?12b, when TIMER exceeds V
TMRH
, GATE pulls
down immediately and the chip shuts down. In Figure?2c,
multiple momentary faults cause the TIMER capacitor to
integrate and reach V
TMRH
 followed by GATE pull down
and the chip shuts down. During chip shutdown, the
LTC4253/LTC4253A latch TIMER high with a 5礎 pull-up
current source.
相關PDF資料
PDF描述
LTC4257CS8 IC CTRLR INTFACE PWR/ETHER 8SOIC
LTC4260IUH#PBF IC HOT SWAP CNTRL I2C 32-QFN
LTC4261IGN-2#PBF IC CTRLR HOTSWAP W/ADC 28-SSOP
LTC4263IS#TRPBF IC IEEE 803.2AF CNTRLR 14-SOIC
LTC4268IDKD-1#PBF IC PD HIGH POWER W/CNTRL 32-DFN
相關代理商/技術參數
參數描述
LTC4253ACUF-ADJ#PBF 制造商:Linear Technology 功能描述:Hot Swap Controller 1-CH 20-Pin QFN EP
LTC4253ACUF-ADJ#TRPBF 制造商:Linear Technology 功能描述:Hot Swap Controller 1-CH 20-Pin QFN EP T/R
LTC4253AIGN#PBF 功能描述:IC HOT SWAP CONTRLR -48V 16-SSOP RoHS:是 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 產品培訓模塊:Obsolescence Mitigation Program 標準包裝:100 系列:- 類型:熱插拔開關 應用:通用 內部開關:是 電流限制:可調 電源電壓:9 V ~ 13.2 V 工作溫度:-40°C ~ 150°C 安裝類型:表面貼裝 封裝/外殼:10-WFDFN 裸露焊盤 供應商設備封裝:10-TDFN-EP(3x3) 包裝:管件
LTC4253AIGN#TRPBF 功能描述:IC HOT SWAP CONTRLR -48V 16-SSOP RoHS:是 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 產品培訓模塊:Obsolescence Mitigation Program 標準包裝:100 系列:- 類型:熱插拔開關 應用:通用 內部開關:是 電流限制:可調 電源電壓:9 V ~ 13.2 V 工作溫度:-40°C ~ 150°C 安裝類型:表面貼裝 封裝/外殼:10-WFDFN 裸露焊盤 供應商設備封裝:10-TDFN-EP(3x3) 包裝:管件
LTC4253AIGN-ADJ 制造商:LINER 制造商全稱:Linear Technology 功能描述:-48V Hot Swap Controller with Sequencer
主站蜘蛛池模板: 灌云县| 修文县| 钦州市| 防城港市| 平南县| 安乡县| 松滋市| 阳春市| 利川市| 平遥县| 太和县| 濉溪县| 门源| 扶风县| 龙岩市| 雷州市| 玛纳斯县| 万盛区| 五台县| 博湖县| 金乡县| 彰化县| 沛县| 忻州市| 洛川县| 新乡市| 治县。| 蓝田县| 安化县| 体育| 肥东县| 三江| 常德市| 肥乡县| 分宜县| 英德市| 许昌县| 东源县| 杭州市| 绍兴市| 堆龙德庆县|