欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: 550AD627M329BG
廠商: SILICON LABORATORIES
元件分類: VCXO, clock
英文描述: VCXO, CLOCK, 627.329 MHz, LVPECL OUTPUT
封裝: ROHS COMPLIANT, SMD, 6 PIN
文件頁數(shù): 1/44頁
文件大?。?/td> 556K
代理商: 550AD627M329BG
Rev. 0.5 7/06
Copyright 2006 by Silicon Laboratories
Si550
VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO)
10 MHZ TO 1.4 GHZ
Features
Applications
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL circuitry to
provide a low-jitter clock at high frequencies. The Si550 is available with
any-rate output frequency from 10 to 945 MHz and selected frequencies to
1400 MHz. Unlike traditional VCXO’s where a different crystal is required for
each output frequency, the Si550 uses one fixed crystal to provide a wide
range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In
addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems. The Si550 IC-based VCXO is
factory configurable for a wide variety of user specifications, including
frequency, supply voltage, output format, tuning slope, and temperature
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
Functional Block Diagram
Available with any-rate output
frequencies from 10 MHz to
945 MHz and selected frequencies
to 1.4 GHz
3rd generation DSPLL with
superior jitter performance
3x better frequency stability than
SAW based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, & CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Lead-free/RoHS-compliant
SONET / SDH
xDSL
10 GbE LAN / WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Fixed
Frequency
XO
Any-rate
10-1400 MHz
DSPLL
Clock Synthesis
ADC
VDD
CLK+
CLK–
Vc
OE
GND
Ordering Information:
Pin Assignments:
(Top View)
Si5602
1
2
3
6
5
4
VC
GND
OE
VDD
CLK+
CLK–
相關PDF資料
PDF描述
550AD639M167BG VCXO, CLOCK, 639.167 MHz, LVPECL OUTPUT
550AD693M481BG VCXO, CLOCK, 693.481 MHz, LVPECL OUTPUT
550AD72M0000BGR VCXO, CLOCK, 72 MHz, LVPECL OUTPUT
550AD77M7600BGR VCXO, CLOCK, 77.76 MHz, LVPECL OUTPUT
550AE100M000BG VCXO, CLOCK, 100 MHz, LVPECL OUTPUT
相關代理商/技術參數(shù)
參數(shù)描述
550AD669M327DG 制造商:Silicon Laboratories Inc 功能描述:CNTRLD OSC 669.327MHZ VCXO LVPECL 6SMD - Trays
550AD669M327DGR 制造商:Silicon Laboratories Inc 功能描述:
550AD74M1758DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays
550AD75M1758DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays
550AD77M7600DG 制造商:Silicon Laboratories Inc 功能描述:CNTRLD OSC 77.76MHZ VCXO LVPECL 6SMD - Trays
主站蜘蛛池模板: 同仁县| 策勒县| 秦皇岛市| 和政县| 鹤峰县| 东丽区| 日照市| 柘城县| 思南县| 商南县| 秭归县| 彭山县| 宜昌市| 昆山市| 连云港市| 中阳县| 中西区| 罗定市| 平和县| 馆陶县| 阳东县| 东乡族自治县| 禹城市| 错那县| 吴江市| 贵州省| 满洲里市| 彭州市| 山东| 瓦房店市| 南乐县| 仪陇县| 和政县| 德令哈市| 余江县| 渑池县| 高密市| 南丰县| 镇赉县| 溧阳市| 山阳县|