欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: 550CD040M000DGR
廠商: SILICON LABORATORIES
元件分類: VCXO, clock
英文描述: VCXO, CLOCK, 40 MHz, CMOS OUTPUT
封裝: ROHS COMPLIANT PACKAGE-6
文件頁數(shù): 1/14頁
文件大小: 230K
代理商: 550CD040M000DGR
Rev. 0.6 6/07
Copyright 2007 by Silicon Laboratories
Si550
VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO)
10 MHZ TO 1.4 GHZ
Features
Applications
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL circuitry to
provide a low-jitter clock at high frequencies. The Si550 is available with
any-rate output frequency from 10 to 945 MHz and selected frequencies to
1400 MHz. Unlike traditional VCXOs, where a different crystal is required for
each output frequency, the Si550 uses one fixed crystal to provide a wide
range of output frequencies. This IC-based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In
addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems. The Si550 IC-based VCXO is
factory-configurable for a wide variety of user specifications, including
frequency, supply voltage, output format, tuning slope, and temperature
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating the long lead times associated with custom oscillators.
Functional Block Diagram
Available with any-rate output
frequencies from 10 to 945 MHz
and selected frequencies to
1.4 GHz
3rd generation DSPLL with
superior jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Lead-free/RoHS-compliant
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Fixed
Frequency
XO
Any-rate
10-1400 MHz
DSPLL
Clock Synthesis
ADC
VDD
CLK+
CLK–
Vc
OE
GND
Ordering Information:
Pin Assignments:
(Top View)
Si5602
1
2
3
6
5
4
VC
GND
OE
VDD
CLK+
CLK–
Si550
REVISION D
相關(guān)PDF資料
PDF描述
550BF120M000DGR VCXO, CLOCK, 120 MHz, LVDS OUTPUT
550CE027M000DG VCXO, CLOCK, 27 MHz, CMOS OUTPUT
550CG020M000DGR VCXO, CLOCK, 20 MHz, CMOS OUTPUT
550MD166M628DGR VCXO, CLOCK, 166.628 MHz, LVPECL OUTPUT
550MD188M860DG VCXO, CLOCK, 188.86 MHz, LVPECL OUTPUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
550CD122M880DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays
550CD122M880DGR 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Tape and Reel
550CD125M000DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays
550CD125M000DGR 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Tape and Reel
550CD135M000DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays
主站蜘蛛池模板: 通海县| 田林县| 晋中市| 铁岭市| 贡嘎县| 塔河县| 昌吉市| 黑河市| 河南省| 溧阳市| 巴东县| 常山县| 石楼县| 洛扎县| 松阳县| 津南区| 夏河县| 福安市| 财经| 夏津县| 衡水市| 鹤峰县| 双江| 台安县| 云阳县| 沁源县| 合山市| 武安市| 依兰县| 治县。| 岳阳市| 贵州省| 陕西省| 酒泉市| 榆林市| 正安县| 谷城县| 宜章县| 霍林郭勒市| 天全县| 长葛市|