欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): 550PE155M520DGR
廠商: SILICON LABORATORIES
元件分類(lèi): VCXO, clock
英文描述: VCXO, CLOCK, 155.52 MHz, CMOS OUTPUT
封裝: ROHS COMPLIANT PACKAGE-6
文件頁(yè)數(shù): 1/14頁(yè)
文件大小: 230K
代理商: 550PE155M520DGR
Rev. 0.6 6/07
Copyright 2007 by Silicon Laboratories
Si550
VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO)
10 MHZ TO 1.4 GHZ
Features
Applications
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL circuitry to
provide a low-jitter clock at high frequencies. The Si550 is available with
any-rate output frequency from 10 to 945 MHz and selected frequencies to
1400 MHz. Unlike traditional VCXOs, where a different crystal is required for
each output frequency, the Si550 uses one fixed crystal to provide a wide
range of output frequencies. This IC-based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In
addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems. The Si550 IC-based VCXO is
factory-configurable for a wide variety of user specifications, including
frequency, supply voltage, output format, tuning slope, and temperature
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating the long lead times associated with custom oscillators.
Functional Block Diagram
Available with any-rate output
frequencies from 10 to 945 MHz
and selected frequencies to
1.4 GHz
3rd generation DSPLL with
superior jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Lead-free/RoHS-compliant
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Fixed
Frequency
XO
Any-rate
10-1400 MHz
DSPLL
Clock Synthesis
ADC
VDD
CLK+
CLK–
Vc
OE
GND
Ordering Information:
Pin Assignments:
(Top View)
Si5602
1
2
3
6
5
4
VC
GND
OE
VDD
CLK+
CLK–
Si550
REVISION D
相關(guān)PDF資料
PDF描述
550PK013M450DGR VCXO, CLOCK, 13.45 MHz, CMOS OUTPUT
550UA155M520BG VCXO, CLOCK, 155.52 MHz, LVCMOS OUTPUT
550BM466M000DGR VCXO, CLOCK, 466 MHz, LVDS OUTPUT
550CA027M000DG VCXO, CLOCK, 27 MHz, CMOS OUTPUT
550CC038M7853DGR VCXO, CLOCK, 38.7853 MHz, CMOS OUTPUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
550PE19M4400DG 制造商:Silicon Laboratories Inc 功能描述:CNTRLD OSC 19.44MHZ VCXO CMOS 6SMD - Trays
550PG50M4000DG 功能描述:VCXO振蕩器 SINGLE VCXO 6 PIN 0.5PS RS JTR RoHS:否 制造商:Fox 封裝 / 箱體:5 mm x 3.2 mm 頻率:19.2 Mhz 頻率穩(wěn)定性:2.5 PPM 輸出格式: 封裝:Reel 電源電壓:3 V 端接類(lèi)型:SMD/SMT 尺寸:3.2 mm W x 5 mm L x 1.5 mm H 最小工作溫度:- 20 C 最大工作溫度:+ 75 C
550PG74M2500DG 功能描述:VCXO振蕩器 SNGL VCXO 6 PIN 7mm x 5mm RoHS:否 制造商:Fox 封裝 / 箱體:5 mm x 3.2 mm 頻率:19.2 Mhz 頻率穩(wěn)定性:2.5 PPM 輸出格式: 封裝:Reel 電源電壓:3 V 端接類(lèi)型:SMD/SMT 尺寸:3.2 mm W x 5 mm L x 1.5 mm H 最小工作溫度:- 20 C 最大工作溫度:+ 75 C
550PH16M9344DG 功能描述:VCXO振蕩器 SNGL VCXO 6PIN 0.5 ps RMS jitter RoHS:否 制造商:Fox 封裝 / 箱體:5 mm x 3.2 mm 頻率:19.2 Mhz 頻率穩(wěn)定性:2.5 PPM 輸出格式: 封裝:Reel 電源電壓:3 V 端接類(lèi)型:SMD/SMT 尺寸:3.2 mm W x 5 mm L x 1.5 mm H 最小工作溫度:- 20 C 最大工作溫度:+ 75 C
550PK13M4500DG 制造商:Silicon Laboratories Inc 功能描述:CNTRLD OSC 13.45MHZ VCXO CMOS 6SMD - Trays
主站蜘蛛池模板: 枝江市| 商都县| 遂昌县| 郸城县| 柳江县| 衢州市| 株洲市| 桐柏县| 若羌县| 奈曼旗| 凌云县| 崇州市| 阜康市| 台南市| 原平市| 玉环县| 防城港市| 房山区| 马公市| 中宁县| 台湾省| 高州市| 惠安县| 尚义县| 昆明市| 平邑县| 大宁县| 雷波县| 锡林浩特市| 威远县| 怀远县| 新蔡县| 杨浦区| 黔江区| 廊坊市| 绍兴市| 江门市| 田林县| 特克斯县| 上林县| 蓝山县|