欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): 552AC000110BGR
廠商: SILICON LABORATORIES
元件分類: VCXO, clock
英文描述: VCXO, CLOCK, 125 MHz, LVPECL OUTPUT
封裝: ROHS COMPLIANT, SMD, 6 PIN
文件頁(yè)數(shù): 1/80頁(yè)
文件大?。?/td> 3734K
代理商: 552AC000110BGR
Rev. 0.5 7/06
Copyright 2006 by Silicon Laboratories
Si552
DUAL FREQUENCY VCXO (10 MHZ TO 1.4 GHZ)
Features
Applications
Description
The Si552 dual frequency VCXO utilizes Silicon Laboratories advanced
DSPLL circuitry to provide a very low jitter clock for all output frequencies.
The Si552 is available with any-rate output frequency from 10 to 945 MHz
and select frequencies to 1400 MHz. Unlike traditional VCXO’s where a
different crystal is required for each output frequency, the Si552 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low jitter clocks in noisy environments typically found in communication
systems. The Si552 IC based VCXO is factory configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
Functional Block Diagram
Available with any-rate output
frequencies from 10–945 MHz and
select frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL, LVDS
& CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
SONET/SDH
xDSL
10 GbE LAN / WAN
Low-jitter clock generation
Optical Modules
Clock and data recovery
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
Clock Synthesis
VDD
CLK+
CLK-
VC
GND
FS
ADC
Ordering Information:
Pin Assignments:
(Top View)
Si5602
1
2
3
6
5
4
VC
GND
FS
VDD
CLK+
CLK–
相關(guān)PDF資料
PDF描述
554CD000210BG VCXO, CLOCK, 74.25 MHz, CMOS OUTPUT
550AC78M9583BGR VCXO, CLOCK, 78.9583 MHz, LVPECL OUTPUT
550AD000131BG VCXO, CLOCK, 669.32658 MHz, LVPECL OUTPUT
550BE876M000BG VCXO, CLOCK, 876 MHz, LVDS OUTPUT
550CD74M2500BGR VCXO, CLOCK, 74.25 MHz, CMOS OUTPUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
552AC000150DG 制造商:Silicon Laboratories Inc 功能描述:
552AC000151DG 制造商:Silicon Laboratories Inc 功能描述:CNTRLD OSC 627.3296MHZ/690.5692MHZ VCXO LVPECL 6PIN - Trays
552AC000346DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays
552AC000346DGR 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Tape and Reel
552AC000371DG 功能描述:VCXO振蕩器 DUAL VCXO 6 PIN 7mm x 5mm RoHS:否 制造商:Fox 封裝 / 箱體:5 mm x 3.2 mm 頻率:19.2 Mhz 頻率穩(wěn)定性:2.5 PPM 輸出格式: 封裝:Reel 電源電壓:3 V 端接類型:SMD/SMT 尺寸:3.2 mm W x 5 mm L x 1.5 mm H 最小工作溫度:- 20 C 最大工作溫度:+ 75 C
主站蜘蛛池模板: 宁陕县| 白朗县| 西丰县| 泊头市| 饶阳县| 元谋县| 公主岭市| 叶城县| 门头沟区| 佳木斯市| 西昌市| 仁怀市| 兖州市| 德庆县| 五莲县| 礼泉县| 临澧县| 长汀县| 兴安盟| 三原县| 凤阳县| 南郑县| 郑州市| 黔南| 新安县| 沾益县| 晋中市| 泰州市| 醴陵市| 宜宾市| 布尔津县| 临朐县| 仙游县| 新郑市| 镇平县| 衡水市| 晋宁县| 泰安市| 藁城市| 湟中县| 衡东县|