欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: 552AF000207DG
廠商: SILICON LABORATORIES
元件分類: XO, clock
英文描述: VCXO, CLOCK, LVPECL OUTPUT
封裝: ROHS COMPLIANT PACKAGE-6
文件頁數: 1/14頁
文件大小: 236K
代理商: 552AF000207DG
Rev. 0.6 6/07
Copyright 2007 by Silicon Laboratories
Si552
DUAL FREQUENCY VOLTAGE-CONTROLLED CRYSTAL
OSCILLATOR (VCXO) 10 MHZ TO 1.4 GHZ
Features
Applications
Description
The Si552 dual-frequency VCXO utilizes Silicon Laboratories’ advanced
DSPLL circuitry to provide a very low jitter clock for all output frequencies.
The Si552 is available with any-rate output frequency from 10 to 945 MHz
and selected frequencies to 1400 MHz. Unlike traditional VCXOs, where a
different crystal is required for each output frequency, the Si552 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC-based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low-jitter clocks in noisy environments typically found in communication
systems. The Si552 IC-based VCXO is factory-configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating the long lead
times associated with custom oscillators.
Functional Block Diagram
Available with any-rate output
frequencies from 10–945 MHz and
selected frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
Clock Synthesis
VDD
CLK+
CLK-
VC
GND
FS
ADC
Ordering Information:
Pin Assignments:
(Top View)
Si5602
1
2
3
6
5
4
VC
GND
FS
VDD
CLK+
CLK–
Si552
REVISION D
相關PDF資料
PDF描述
552FC000260DG VCXO, CLOCK, LVDS OUTPUT
5G62E-80T-FREQ VCXO, CLOCK, 0.625 MHz - 50 MHz, HCMOS/TTL OUTPUT
5G14A-80M-1.000 VCXO, CLOCK, 1 MHz, CMOS/TTL OUTPUT
5G536C-80N-27.000 VCXO, CLOCK, 27 MHz, CMOS/TTL OUTPUT
5G536C-80T-50.000 VCXO, CLOCK, 50 MHz, CMOS/TTL OUTPUT
相關代理商/技術參數
參數描述
552AF000207DGR 制造商:Silicon Laboratories 功能描述:Controlled Oscillator 622.08MHz/625MHz VCXO LVPECL 6-Pin SMD T/R
552AF000213DG 制造商:Silicon Laboratories Inc 功能描述:DUAL VCXO, LVPECL, 3.3V - Trays
552AF000213DGR 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Tape and Reel
552AF000256DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays
552AF000256DGR 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Tape and Reel
主站蜘蛛池模板: 江北区| 乌拉特前旗| 望奎县| 龙游县| 银川市| 灯塔市| 伽师县| 涟源市| 隆化县| 沭阳县| 临城县| 舞阳县| 成武县| 稻城县| 五常市| 台东市| 泗阳县| 泰和县| 菏泽市| 乌鲁木齐县| 绥德县| 北安市| 潼关县| 云龙县| 纳雍县| 通化市| 积石山| 蓬安县| 京山县| 舒兰市| 新田县| 高阳县| 天津市| 鄂州市| 凌云县| 清远市| 赣州市| 鄂州市| 年辖:市辖区| 襄樊市| 启东市|