欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): 552HE000132BGR
廠商: SILICON LABORATORIES
元件分類: VCXO, clock
英文描述: VCXO, CLOCK, 148.5 MHz, CMOS/TTL OUTPUT
封裝: ROHS COMPLIANT, SMD, 6 PIN
文件頁(yè)數(shù): 1/80頁(yè)
文件大小: 3734K
代理商: 552HE000132BGR
Rev. 0.5 7/06
Copyright 2006 by Silicon Laboratories
Si552
DUAL FREQUENCY VCXO (10 MHZ TO 1.4 GHZ)
Features
Applications
Description
The Si552 dual frequency VCXO utilizes Silicon Laboratories advanced
DSPLL circuitry to provide a very low jitter clock for all output frequencies.
The Si552 is available with any-rate output frequency from 10 to 945 MHz
and select frequencies to 1400 MHz. Unlike traditional VCXO’s where a
different crystal is required for each output frequency, the Si552 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low jitter clocks in noisy environments typically found in communication
systems. The Si552 IC based VCXO is factory configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
Functional Block Diagram
Available with any-rate output
frequencies from 10–945 MHz and
select frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL, LVDS
& CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
SONET/SDH
xDSL
10 GbE LAN / WAN
Low-jitter clock generation
Optical Modules
Clock and data recovery
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
Clock Synthesis
VDD
CLK+
CLK-
VC
GND
FS
ADC
Ordering Information:
Pin Assignments:
(Top View)
Si5602
1
2
3
6
5
4
VC
GND
FS
VDD
CLK+
CLK–
相關(guān)PDF資料
PDF描述
554AA000024BGR VCXO, CLOCK, 669.32658 MHz, LVPECL OUTPUT
554AB000215BGR VCXO, CLOCK, 500 MHz, LVPECL OUTPUT
554DD000129BGR VCXO, CLOCK, 173.37075 MHz, CMOS/TTL OUTPUT
554MC000268BGR VCXO, CLOCK, 83.6658 MHz, LVPECL OUTPUT
550CE95M0000BGR VCXO, CLOCK, 95 MHz, CMOS OUTPUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
552HE622M080BG 制造商:SILABS 制造商全稱:SILABS 功能描述:DUAL FREQUENCY VCXO (10 MHZ TO 1.4 GHZ)
552HE622M080BGR 制造商:SILABS 制造商全稱:SILABS 功能描述:DUAL FREQUENCY VCXO (10 MHZ TO 1.4 GHZ)
552HH000522DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays
552HH000522DGR 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Tape and Reel
552HJ000604DG 制造商:Silicon Laboratories Inc 功能描述:DUAL VCXO - Trays
主站蜘蛛池模板: 连云港市| 定陶县| 南通市| 玛纳斯县| 武平县| 崇仁县| 炉霍县| 西乡县| 九江市| 灵武市| 南投县| 永修县| 正宁县| 土默特左旗| 莆田市| 乳山市| 内江市| 油尖旺区| 金湖县| 双峰县| 佛冈县| 徐汇区| 泗洪县| 宁城县| 湄潭县| 玛曲县| 岳阳市| 濮阳市| 吉水县| 开封县| 武宁县| 临城县| 威信县| 靖边县| 大余县| 公主岭市| 昌吉市| 自治县| 松溪县| 邳州市| 合川市|