欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: 74LVC163PW,112
廠商: NXP Semiconductors
文件頁數: 1/20頁
文件大小: 0K
描述: IC SYNC 4BIT BIN COUNTER 16TSSOP
產品培訓模塊: Logic Packages
標準包裝: 96
系列: 74LVC
邏輯類型: 二進制計數器
方向:
元件數: 1
每個元件的位元數: 4
復位: 同步
計時: 同步
計數速率: 150MHz
觸發器類型: 正邊沿
電源電壓: 1.2 V ~ 3.6 V
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 16-TSSOP(0.173",4.40mm 寬)
供應商設備封裝: 16-TSSOP
包裝: 管件
其它名稱: 74LVC163PW
74LVC163PW-ND
935210560112
1.
General description
The 74LVC163 is a synchronous presettable binary counter which features an internal
look-ahead carry and can be used for high-speed counting. Synchronous operation is
provided by having all flip-flops clocked simultaneously on the positive-going edge of the
clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level
or LOW-level. A LOW-level at the parallel enable input (pin PE) disables the counting
action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter
on the positive-going edge of the clock (provided that the set-up and hold time
requirements for PE are met). Preset takes place regardless of the levels at count enable
inputs (pin CEP and CET). A LOW-level at the master reset input (pin MR) sets all four
outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going
transition on the clock input (pin CP) (provided that the set-up and hold time requirements
for PE are met). This action occurs regardless of the levels at input pins PE, CET and
CEP. This synchronous reset feature enables the designer to modify the maximum count
with only one external NAND gate.
The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs
(pin CEP and CET) must be HIGH in count. The CET input is fed forward to enable the
terminal count output (pin TC). The TC output thus enabled will produce a HIGH output
pulse of a duration approximately equal to a HIGH-level output of Q0. This pulse can be
used to enable the next cascaded stage.
The maximum clock frequency for the cascaded counters is determined by tPHL
(propagation delay CP to TC) and tsu (set-up time CEP to CP) according to the formula:
.
2.
Features and benefits
Wide supply voltage range from 1.2 V to 3.6 V
Inputs accept voltages up to 5.5 V
CMOS low power consumption
Direct interface with TTL levels
Synchronous reset
Synchronous counting and loading
Two count enable inputs for n-bit cascading
Positive edge-triggered clock
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
74LVC163
Presettable synchronous 4-bit binary counter; synchronous
reset
Rev. 6 — 20 November 2012
Product data sheet
f
max
1
t
PHL max
t
su
+
-----------------------------------
=
相關PDF資料
PDF描述
74HC191N,652 IC COUNTER UP/DOWN SYNC 16DIP
ZY7007LG-T1 PROGBL CONV DC-DC 7A OUT SMD
OSTVK153250 CONN TERM BLK HDR 15POS 3.81MM
NMH2415DC CONV DC/DC 2W 24VIN 15V DIP DL
NMH2412DC CONV DC/DC 2W 24VIN 12V DIP DL
相關代理商/技術參數
參數描述
74LVC163PWDH 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Presettable synchronous 4-bit binary counter; synchronous reset
74LVC163PW-T 制造商:NXP Semiconductors 功能描述:Counter Single 4-Bit Sync Binary UP 16-Pin TSSOP T/R
74LVC16501APAG 制造商:Integrated Device Technology Inc 功能描述:IC TRSCVR TRI-ST 18BIT 56TSSOP
74LVC16501APAG8 制造商:Integrated Device Technology Inc 功能描述:Bus XCVR Single 18-CH 3-ST 56-Pin TSSOP T/R
74LVC16501AX4PV 制造商:Rochester Electronics LLC 功能描述: 制造商:Integrated Device Technology Inc 功能描述:
主站蜘蛛池模板: 梨树县| 拉萨市| 时尚| 旌德县| 稷山县| 西畴县| 阜新| 衡南县| 灌阳县| 宝兴县| 彭州市| 济阳县| 吉林市| 湟中县| 鹤山市| 张家口市| 定西市| 海门市| 阜城县| 长垣县| 西宁市| 白沙| 丹棱县| 吉木乃县| 泗水县| 蒲江县| 新龙县| 陇川县| 凌源市| 濉溪县| 十堰市| 鞍山市| 富裕县| 德化县| 淳安县| 新民市| 甘洛县| 谷城县| 河北区| 加查县| 遂川县|