欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: 74LVC1G66
廠商: NXP Semiconductors N.V.
英文描述: Triple 3-Input Positive-NOR Gates 14-SOIC -40 to 85
中文描述: 3個三正輸入或非門 14-SOIC封裝 -40℃到85℃
文件頁數: 1/17頁
文件大?。?/td> 91K
代理商: 74LVC1G66
1.
General description
The 74LVC1G175 is a high-performance, low-voltage, Si-gate CMOS device, superior
to most advanced CMOS compatible TTL families.
The input can be driven from either 3.3 Vor 5 V devices. This feature allows the use of
this device in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using I
off
. The I
off
circuitry
disables the output, preventing the damaging backflow current through the device when
it is powered down.
The 74LVC1G175 is a single positive edge triggered D-type flip-flop with individual
data (D) input, clock (CP) input, master reset (MR) input, and Q output.
The master reset (MR) is an asynchronous active LOW input and operate independently
of the clock input. Information on the data input is transferred to the Q output on the
LOW-to-HIGH transition of the clock pulse. The D input must be stable one set-up time
prior to the LOW-to-HIGH clock transition, for predictable operation.
Schmitt-trigger action at all inputs makes the circuit highly tolerant to slower input rise and
fall times.
2.
Features
I
Wide supply voltage range from 1.65 V to 5.5 V
I
5 V tolerant inputs for interfacing with 5 V logic
I
High noise immunity
I
Complies with JEDEC standard:
N
JESD8-7 (1.65 V to 1.95 V)
N
JESD8-5 (2.3 V to 2.7 V)
N
JESD8B/JESD36 (2.7 V to 3.6 V).
I
±
24 mA output drive (V
CC
= 3.0 V)
I
ESD protection:
N
HBM EIA/JESD22-A114-B exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V.
I
CMOS low power consumption
I
Latch-up performance exceeds 250 mA
I
Direct interface with TTL levels
I
Inputs accept voltages up to 5 V
I
Multiple package options
I
Specified from
40
°
C to +85
°
C and
40
°
C to +125
°
C.
74LVC1G175
Single D-type flip-flop with reset; positive-edge trigger
Rev. 01 — 18 October 2004
Product data sheet
相關PDF資料
PDF描述
74LVC1G58 Triple 3-Input Positive-NOR Gates 14-SSOP -40 to 85
74LVC1G57 Triple 3-Input Positive-NOR Gates 14-SOIC -40 to 85
74LVC1G19 Quadruple 2-Input Exclusive-NOR Gates With Open-Drain Outputs 14-SOIC -40 to 85
74LVC1G17 8-Bit Addressable Latches 16-TSSOP -40 to 85
74LVC1G14 8-Bit Addressable Latches 16-SO -40 to 85
相關代理商/技術參數
參數描述
74LVC1G66GF 制造商:NXP Semiconductors 功能描述:IC BILATERAL SWITCH SPST XS
74LVC1G66GF,132 功能描述:模擬開關 IC 3.3V SINGLE ANALOG RoHS:否 制造商:Texas Instruments 開關數量:2 開關配置:SPDT 開啟電阻(最大值):0.1 Ohms 切換電壓(最大): 開啟時間(最大值): 關閉時間(最大值): 工作電源電壓:2.7 V to 4.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:DSBGA-16
74LVC1G66GF-H 功能描述:模擬開關 IC 3.3V SINGLE ANALOG SWITCH RoHS:否 制造商:Texas Instruments 開關數量:2 開關配置:SPDT 開啟電阻(最大值):0.1 Ohms 切換電壓(最大): 開啟時間(最大值): 關閉時間(最大值): 工作電源電壓:2.7 V to 4.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:DSBGA-16
74LVC1G66GM 制造商:NXP Semiconductors 功能描述:IC BILATERAL SWITCH SPST XS
74LVC1G66GM,115 功能描述:模擬開關 IC 3.3V SINGLE ANALOG RoHS:否 制造商:Texas Instruments 開關數量:2 開關配置:SPDT 開啟電阻(最大值):0.1 Ohms 切換電壓(最大): 開啟時間(最大值): 關閉時間(最大值): 工作電源電壓:2.7 V to 4.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:DSBGA-16
主站蜘蛛池模板: 宝丰县| 青岛市| 邵阳市| 沧州市| 台东市| 永年县| 大城县| 普兰店市| 营口市| 卓尼县| 丹江口市| 木兰县| 萨迦县| 焦作市| 城步| 株洲县| 贵定县| 霍林郭勒市| 林周县| 汨罗市| 塘沽区| 平潭县| 叙永县| 哈密市| 海门市| 利川市| 云阳县| 普安县| 离岛区| 闽清县| 海阳市| 孝昌县| 浦北县| 龙口市| 丹阳市| 长泰县| 逊克县| 虹口区| 屯门区| 南汇区| 若尔盖县|