欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: 74LVC1G80GV
廠商: Panasonic Corporation
元件分類: 通用總線功能
英文描述: Single D-type flip-flop; positive-edge trigger
中文描述: 單D型觸發器; 上升沿觸發
文件頁數: 1/17頁
文件大小: 91K
代理商: 74LVC1G80GV
1.
General description
The 74LVC1G175 is a high-performance, low-voltage, Si-gate CMOS device, superior
to most advanced CMOS compatible TTL families.
The input can be driven from either 3.3 Vor 5 V devices. This feature allows the use of
this device in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using I
off
. The I
off
circuitry
disables the output, preventing the damaging backflow current through the device when
it is powered down.
The 74LVC1G175 is a single positive edge triggered D-type flip-flop with individual
data (D) input, clock (CP) input, master reset (MR) input, and Q output.
The master reset (MR) is an asynchronous active LOW input and operate independently
of the clock input. Information on the data input is transferred to the Q output on the
LOW-to-HIGH transition of the clock pulse. The D input must be stable one set-up time
prior to the LOW-to-HIGH clock transition, for predictable operation.
Schmitt-trigger action at all inputs makes the circuit highly tolerant to slower input rise and
fall times.
2.
Features
I
Wide supply voltage range from 1.65 V to 5.5 V
I
5 V tolerant inputs for interfacing with 5 V logic
I
High noise immunity
I
Complies with JEDEC standard:
N
JESD8-7 (1.65 V to 1.95 V)
N
JESD8-5 (2.3 V to 2.7 V)
N
JESD8B/JESD36 (2.7 V to 3.6 V).
I
±
24 mA output drive (V
CC
= 3.0 V)
I
ESD protection:
N
HBM EIA/JESD22-A114-B exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V.
I
CMOS low power consumption
I
Latch-up performance exceeds 250 mA
I
Direct interface with TTL levels
I
Inputs accept voltages up to 5 V
I
Multiple package options
I
Specified from
40
°
C to +85
°
C and
40
°
C to +125
°
C.
74LVC1G175
Single D-type flip-flop with reset; positive-edge trigger
Rev. 01 — 18 October 2004
Product data sheet
相關PDF資料
PDF描述
74LVC1G80GM Single D-type flip-flop; positive-edge trigger
74LVC1G80 Single D-type flip-flop; positive-edge trigger
74LVC1G32GW Single 2-input OR gate
74LVC1G32GV Single 2-input OR gate
74LVC1G32GM Single 2-input OR gate
相關代理商/技術參數
參數描述
74LVC1G80GV,125 功能描述:觸發器 SINGLE D TYPE TRIGER RoHS:否 制造商:Texas Instruments 電路數量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
74LVC1G80GV-Q100,1 制造商:NXP Semiconductors 功能描述:Flip Flop D-Type Pos-Edge 1-Element 5-Pin TSOP 制造商:NXP Semiconductors 功能描述:74LVC1G80GV-Q100/SO5/REELR// - Tape and Reel 制造商:NXP Semiconductors 功能描述:IC FLIP FLOP SGL D POS 5TSOP
74LVC1G80GV-Q100,125 制造商:NXP Semiconductors 功能描述:
74LVC1G80GW 制造商:PANASONIC 制造商全稱:Panasonic Semiconductor 功能描述:Single D-type flip-flop; positive-edge trigger
74LVC1G80GW,125 功能描述:觸發器 3.3V PICOGATE D-TYPE RoHS:否 制造商:Texas Instruments 電路數量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
主站蜘蛛池模板: 井冈山市| 九江县| 万州区| 天水市| 博客| 霍城县| 定边县| 分宜县| 盐源县| 资中县| 林西县| 安义县| 海淀区| 河池市| 抚远县| 陆河县| 泗阳县| 成都市| 台南县| 鄱阳县| 揭东县| 博乐市| 娱乐| 太仆寺旗| 社旗县| 大竹县| 左贡县| 镇康县| 格尔木市| 宣化县| 高邮市| 东乌珠穆沁旗| 滦平县| 达州市| 繁昌县| 阿荣旗| 简阳市| 柳州市| 清河县| 兴安县| 丰镇市|