欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: 74LVC543APW,112
廠商: NXP Semiconductors
文件頁數: 1/20頁
文件大小: 0K
描述: IC REGISTERED TXRX 8BIT 24TSSOP
產品培訓模塊: Logic Packages
標準包裝: 63
系列: 74LVC
邏輯類型: 寄存收發器,非反相
元件數: 1
每個元件的位元數: 8
輸出電流高,低: 24mA,24mA
電源電壓: 1.2 V ~ 3.6 V
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 24-TSSOP(0.173",4.40mm 寬)
供應商設備封裝: 24-TSSOP
包裝: 管件
其它名稱: 74LVC543APW
74LVC543APW-ND
935245870112
1.
General description
The 74LVC543A is an octal registered transceiver containing two sets of D-type latches
for temporary storage of the data flow in either direction. Separate latch enable inputs
(pins LEAB and LEBA) and output enable inputs (pins OEAB and OEBA), are provided for
each register. The separate inputs permit independent control of input and output in either
direction of the data flow.
The 74LVC543A contains eight D-type latches, with separate inputs and controls for each
set. For data flow from pins A to B, the A to B enable input (pin EAB) must be LOW. The
LOW state enables data entry from pins A0 to A7 or from pins B0 to B7, as indicated in
Table 3. With pin EAB LOW, a LOW signal on the A to B latch enable input (pin LEAB)
makes the A to B latches transparent. A subsequent LOW-to-HIGH transition on pin LEAB
puts the A data into the latches where it is stored. The B outputs no longer change with
the A inputs. With pins EAB and OEAB both LOW, the 3-state B output buffers are active
and display the data present at the outputs of the A latches.
2.
Features and benefits
5 V tolerant inputs/ouputs for interfacing with 5 V logic
Supply voltage range from 1.2 V to 3.6 V
CMOS low-power consumption
Direct interface with TTL levels
8-bit positive transceiver with D-type latch
Back-to-back registers for storage
Separate controls for data flow in each direction
3-state non-inverting outputs for bus-oriented applications
High-impedance when VCC = 0 V
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-B exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Specified from
40 C to +85 C and 40 C to +125 C
74LVC543A
Octal D-type registered transceiver; 3-state
Rev. 8 — 18 December 2012
Product data sheet
相關PDF資料
PDF描述
OSTHP153052 CON TERM BLOCK 15POS 3.81MM
ED1110/5 TERM BLOCK PLUG 5MM VERT 5POS
74LVC543AD,118 IC REGISTERED TXRX 8BIT 24SOIC
74LVC543AD,112 IC REGISTERED TXRX 8BIT 24SOIC
OSTHW123050 TERMINAL BLOCK PLUG 3.81MM 12POS
相關代理商/技術參數
參數描述
74LVC543APW-T 功能描述:總線收發器 3.3V OCTAL REG XCVR 3-S RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
74LVC544AD 功能描述:總線收發器 OCTAL LATCHED TRANSCEIVER W/DU RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
74LVC544AD,112 功能描述:總線收發器 OCTAL LATCHED RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
74LVC544AD,118 功能描述:總線收發器 OCTAL LATCHED RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
74LVC544ADB 功能描述:總線收發器 OCTAL LATCHED TRANSCEIVER W/DU RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
主站蜘蛛池模板: 高要市| 白朗县| 固安县| 平舆县| 明星| 开封市| 清丰县| 左云县| 镇远县| 宝山区| 荔波县| 濮阳县| 东乡族自治县| 四川省| 大石桥市| 莒南县| 江阴市| 工布江达县| 巴青县| 开鲁县| 邹城市| 潞西市| 新密市| 开平市| 青岛市| 广宁县| 浙江省| 广水市| 邯郸市| 剑阁县| 昭平县| 通渭县| 许昌县| 壶关县| 揭西县| 肃北| 房山区| 鲁甸县| 曲松县| 香港 | 玉树县|