欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: 74VHC573TTR
廠商: 意法半導(dǎo)體
元件分類: 通用總線功能
英文描述: OCTAL D-TYPE LATCH WITH 3 STATE OUTPUT NON INVERTING
中文描述: 八路D型,3態(tài)輸出的非反相鎖存
文件頁數(shù): 1/14頁
文件大小: 289K
代理商: 74VHC573TTR
1/14
November 2004
I
HIGH SPEED: t
PD
= 5.0 ns (TYP.) at V
CC
= 5V
LOW POWER DISSIPATION:
I
CC
= 4
μ
A (MAX.) at T
A
=25°C
HIGH NOISE IMMUNITY:
V
NIH
= V
NIL
= 28% V
CC
(MIN.)
POWER DOWN PROTECTION ON INPUTS
SYMMETRICAL OUTPUT IMPEDANCE:
|I
OH
| = I
OL
= 8 mA (MIN)
BALANCED PROPAGATION DELAYS:
t
PLH
t
PHL
OPERATING VOLTAGE RANGE:
V
CC
(OPR) = 2V to 5.5V
PIN AND FUNCTION COMPATIBLE WITH
74 SERIES 573
IMPROVED LATCH-UP IMMUNITY
LOW NOISE: V
OLP
= 0.9V (MAX.)
I
I
I
I
I
I
I
I
I
DESCRIPTION
The 74VHC573 is an advanced high-speed
CMOS OCTAL D-TYPE LATCH with 3 STATE
OUTPUTS NON INVERTING fabricated with
sub-micron silicon gate and double-layer metal
wiring C
2
MOS technology.
These 8 bit D-Type latch are controlled by a latch
enable input (LE) and an output enable input (OE).
While the LE inputs is held at a high level, the Q
outputs will follow the data input precisely. When
the LE is taken low, the Q outputs will be latched
precisely at the logic level of D input data. While
the (OE) input is low, the 8 outputs will be in a
normal logic state (high or low logic level) and
while (OE) is in high level, the outputs will be in a
high impedance state.
Power down protection is provided on all inputs
and 0 to 7V can be accepted on inputs with no
regard to the supply voltage. This device can be
used to interface 5V to 3V.
All inputs and outputs are equipped with
protection circuits against static discharge, giving
them 2KV ESD immunity and transient excess
voltage.
74VHC573
OCTAL D-TYPE LATCH
WITH 3 STATE OUTPUTS NON INVERTING
Figure 1: Pin Connection And IEC Logic Symbols
Table 1: Order Codes
PACKAGE
T & R
SOP
TSSOP
74VHC573MTR
74VHC573TTR
TSSOP
SOP
Rev. 5
相關(guān)PDF資料
PDF描述
74VHC573MTC Octal D-Type Latch with 3-STATE Outputs
74VHC573 Octal D-Type Latch with 3-STATE Outputs
74VHC573M Hex Schmitt-Trigger Inverters 14-SSOP -40 to 85
74VHC573N Hex Schmitt-Trigger Inverters 14-SOIC -40 to 85
74VHC573SJ Hex Schmitt-Trigger Inverters 14-SOIC -40 to 85
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
74VHC574 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:Octal D-Type Flip-Flop with 3-STATE Outputs
74VHC574_04 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:OCTAL D-TYPE FLIP FLOP WITH 3 STATE OUTPUTS NON INVERTING
74VHC574FT 功能描述:IC D-TYPE POS TRG SNGL 20TSSOP 制造商:toshiba semiconductor and storage 系列:74VHC 包裝:剪切帶(CT) 零件狀態(tài):在售 功能:標(biāo)準(zhǔn) 類型:D 型 輸出類型:三態(tài),非反相 元件數(shù):1 每元件位數(shù):8 時鐘頻率:115MHz 不同 V,最大 CL 時的最大傳播延遲:10.6ns @ 5V,50pF 觸發(fā)器類型:正邊沿 電流 - 輸出高,低:8mA,8mA 電壓 - 電源:2 V ~ 5.5 V 電流 - 靜態(tài)(Iq):4μA 輸入電容:4pF 工作溫度:-40°C ~ 85°C(TA) 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 基本零件編號:74VHC574 標(biāo)準(zhǔn)包裝:1
74VHC574FT(BE) 制造商:Toshiba America Electronic Components 功能描述:IC D-TYPE POS TRG SNGL 20TSSOP
74VHC574M 功能描述:觸發(fā)器 Oct D-Type Flip-Flop RoHS:否 制造商:Texas Instruments 電路數(shù)量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
主站蜘蛛池模板: 迁安市| 社旗县| 聊城市| 海口市| 景东| 大同市| 抚顺县| 赞皇县| 尚志市| 万荣县| 沙洋县| 鹿泉市| 大港区| 榆中县| 保山市| 连云港市| 宁城县| 成都市| 满城县| 潼南县| 阿城市| 富锦市| 民乐县| 高平市| 晋江市| 南城县| 桐梓县| 镇康县| 拜城县| 黔东| 手机| 辛集市| 保山市| 武隆县| 罗田县| 汾阳市| 卢龙县| 菏泽市| 沙田区| 上思县| 繁峙县|