欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: 91305AGLF
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時鐘及定時
英文描述: 91305 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
封裝: 4.40 MM, 0.65 MM PITCH, LEAD FREE, MO-153, TSSOP-8
文件頁數: 8/9頁
文件大小: 157K
代理商: 91305AGLF
Global Sites
Search Entire Site
91305 (Zero Delay Buffers)
Description
The ICS91305 is a high performance, low skew, low jitter clock driver. It uses a phase lock loop (PLL) technology to align, in both phase and
frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in communication systems operating at
speeds from 10 to 133 MHz. ICS91305 is a zero delay buffer that provides synchronization between the input and output. The synchronization is
established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than +/- 350 pS, the part acts as
a zero delay buffer. The ICS91305 comes in an eight pin 150 mil SOIC package. It has five output clocks. In the absence of REF input, will be in
the power down mode. In this mode, the PLL is turned off and the output buffers are pulled low. Power down mode provides the lowest power
consumption for a standby condition.
Market Group
PC CLOCK
Additional Info
Zero input - output delay Frequency range 10 - 133 MHz (3.3V) 5V tolerant input REF High loop filter bandwidth ideal for Spread Spectrum
applications. Less than 200 ps Jitter between outputs Skew controlled outputs Skew less than 250 ps between outputs Available in 8 pin
150 mil SOIC & 173 mil TSSOP packages 3.3V ±10% operation
You may also like...
2
1
Related Orderable Parts
相關PDF資料
PDF描述
91305AMLFT 91305 SERIES, PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
91305YGI-T 91305 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
91305YMI-T 91305 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
91305AMILF 91305 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
91305YMILF-T 91305 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
相關代理商/技術參數
參數描述
91305AGLFT 制造商:Integrated Device Technology Inc 功能描述:Zero Delay PLL Clock Buffer Single 10MHz to 133MHz 8-Pin TSSOP T/R 制造商:Integrated Device Technology Inc 功能描述:8 TSSOP (LEAD FREE) - Tape and Reel
91305AMILF 功能描述:時鐘驅動器及分配 RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
91305AMILFT 功能描述:時鐘驅動器及分配 RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
91305AMLF 功能描述:時鐘驅動器及分配 RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
91305AMLFT 功能描述:時鐘驅動器及分配 RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
主站蜘蛛池模板: 永善县| 定南县| 株洲县| 永川市| 蒙山县| 丽江市| 通江县| 江西省| 应城市| 遂昌县| 阿图什市| 台南市| 平安县| 安丘市| 襄汾县| 阆中市| 万全县| 正阳县| 长丰县| 南华县| 萍乡市| 惠州市| 都兰县| 固安县| 汶上县| 隆昌县| 会东县| 绥江县| 大足县| 富民县| 香格里拉县| 舞阳县| 平原县| 镇江市| 龙山县| 石台县| 江城| 云南省| 临海市| 托克托县| 达日县|