欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7569KP
廠商: ANALOG DEVICES INC
元件分類: 模擬信號調理
英文描述: LC2MOS Complete, 8-Bit Analog I/0 Systems
中文描述: SPECIALTY ANALOG CIRCUIT, PQCC28
封裝: PLASTIC, LCC-28
文件頁數: 10/20頁
文件大小: 504K
代理商: AD7569KP
–10–
REV. B
AD7569/AD7669
INTERNAL CLOCK
Clock pulses are generated by the action of an internal current
source charging the external capacitor (C
CLK
) and this external
capacitor discharging through the external resistor (R
CLK
).
When a conversion is complete, this internal clock stops operat-
ing and the CLK pin goes to the DGND potential. Connections
for R
CLK
and C
CLK
are shown in the operating diagram of Fig-
ure 21. The nominal conversion time versus temperature for the
recommended R
CLK
and C
CLK
combination is shown in Figure
6. The internal clock provides a convenient clock source for the
AD7569/AD7669. Due to process variations, the actual operat-
ing frequency for this R
CLK
/C
CLK
combination can vary from
device to device by up to
±
25%.
Figure 6. Conversion Time vs. Temperature for Internal
Clock Operation
DIGITAL INTERFACE
DAC Timing and Control—AD7569
Table II shows the truth table for DAC operation for the
AD7569. The part contains an 8-bit DAC register, which is
loaded from the data bus under control of
CS
and
WR
. The
data contained in the DAC register determines the analog out-
put from the DAC. The
WR
input is an edge-triggered input,
and data is transferred into the DAC register on the rising edge
of
WR
. Holding
CS
and
WR
low does not make the DAC regis-
ter transparent.
Table II. AD7569 DAC Truth Table
CS
WR
RESET
DAC Function
H
L
L
g
X
H
L
g
L
X
H
H
H
H
L
DAC Register Unaffected
DAC Register Unaffected
DAC Register Updated
DAC Register Updated
DAC Register Loaded with All Zeros
L = Low State, H = High State, X = Don’t Care
The contents of the DAC register are reset to all 0s by an active
low pulse on the
RESET
line, and for the unipolar output ranges,
the output remains at 0 V after
RESET
returns high. For the bi-
polar output ranges, a low pulse on
RESET
causes the output to
go to negative full scale.
In unipolar applications, the
RESET
line
can be used to ensure power-up to 0 V on the AD7569 DAC out-
put and is also useful when used as a zero override in system cali-
bration cycles. If the
RESET
input is connected to the system
At the end of conversion, the SAR contents are transferred to
the output latch, and the SAR is reset in readiness for a new
conversion. A single conversion lasts for 8 input clock cycles.
Figure 4. Operating Waveforms Using External Clock
ANALOG INPUT
The analog input of the AD7569/AD7669 feeds into an on-chip
track-and-hold amplifier. To accommodate different full-scale
ranges, the analog input signal is conditioned by a gain/offset
network that conditions all input ranges so the internal ADC al-
ways works with a 0 V to +1.25 V signal. As a result, the input
current on the V
IN
input varies with the input range selected as
shown in Figure 5.
Figure 5. Equivalent V
IN
Circuit
TRACK-AND-HOLD
The track-and-hold (T/H) amplifier on the analog input of the
AD7569/AD7669 allows the ADC to accurately convert an in-
put sine wave of 2.5 V peak-to-peak amplitude up to a fre-
quency of 200 kHz, the Nyquist frequency of the ADC when
operated at its maximum throughput rate of 400 kHz. This
maximum rate of conversion includes conversion time and time
between conversions. Because the input bandwidth of the T/H
amplifier is much larger than 200 kHz, the input signal should
be band-limited to avoid converting high-frequency noise
components.
The operation of this T/H amplifier is essentially transparent to
the user. The T/H amplifier goes from its tracking mode to its
hold mode at the start of conversion. This occurs when the
ADC receives a conversion start command from either
ST
or
CS
&
RD
. At the end of conversion (
BUSY
going high), the
T/H reverts back to tracking the input signal.
EXTERNAL CLOCK
The AD7569/AD7669 ADC can be used with its on-chip clock
or with an externally applied clock. When using an external
clock, the CLK input of the AD7569/AD7669 may be driven
directly from 74HC, 4000B series buffers (such as 4049) or
from TTL buffers. When conversion is complete, the internal
clock is disabled. The external clock can continue to run be-
tween conversions without being disabled. The mark/space ratio
of the external clock can vary from 70/30 to 30/70.
相關PDF資料
PDF描述
AD7569TQ LC2MOS Complete, 8-Bit Analog I/0 Systems
AD7669AR LC2MOS Complete, 8-Bit Analog I/0 Systems
AD7569 Complete, 8-Bit Analog I/0 Systems(完備的8位模擬I/O系統)
AD7669 Complete, 8-Bit Analog I/0 Systems(完備的8位模擬I/O系統)
AD7569AQ LC2MOS Complete, 8-Bit Analog I/0 Systems
相關代理商/技術參數
參數描述
AD7569KP-REEL 制造商:Analog Devices 功能描述:Data Acquisition System Single ADC Single DAC 8-Bit 28-Pin PLCC T/R 制造商:Analog Devices 功能描述:DATA ACQ SYS SGL ADC SGL DAC 8BIT 28PLCC - Tape and Reel 制造商:Rochester Electronics LLC 功能描述:8-BIT CMOS I/O PORT IC - Tape and Reel
AD7569KPZ 制造商:Analog Devices 功能描述:Data Acquisition System Single ADC Single DAC 8-Bit 28-Pin PLCC
AD7569SQ 制造商:Rochester Electronics LLC 功能描述:8-BIT CMOS I/O PORT IC - Bulk
AD7569SQ/883B 制造商:Analog Devices 功能描述:
AD7569TQ 制造商:Rochester Electronics LLC 功能描述:- Bulk
主站蜘蛛池模板: 巴林左旗| 丹寨县| 阿巴嘎旗| 昂仁县| 南部县| 兴安县| 拜城县| 石林| 临夏市| 平昌县| 南溪县| 阿坝| 宁武县| 黎平县| 瑞安市| 太保市| 黄石市| 阳原县| 红安县| 丰台区| 鸡西市| 平昌县| 临潭县| 临泽县| 宁武县| 乌海市| 嘉禾县| 文山县| 钟山县| 双桥区| 沙坪坝区| 浏阳市| 三原县| 昂仁县| 连州市| 三亚市| 玉山县| 汾阳市| 焦作市| 安宁市| 临猗县|