欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD7683BRMRL7
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 16-Bit, 100 kSPS PulSAR ADC in MSOP/QFN
中文描述: 1-CH 16-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8
封裝: MO-187AA, MSOP-8
文件頁數(shù): 5/20頁
文件大小: 480K
代理商: AD7683BRMRL7
AD7940
TIMING SPECIFICATIONS
Sample tested at initial release to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of V
DD
) and timed from
a voltage level of 1.6 V.
Rev. 0 | Page 5 of 20
V
DD
= 2.50 V to 5.5 V; T
A
= T
MIN
to T
MAX
, unless otherwise noted.
Table 3.
Parameter
f
SCLK1
t
CONVERT
t
QUIET
Limit at T
MIN
, T
MAX
3 V
250
2.5
16 × t
SCLK
50
Unit
kHz min
MHz max
min
ns min
Description
Minimum quiet time required between bus relinquish and start of
next conversion
Minimum CS pulse width
CS to SCLK setup time
Delay from CS until SDATA three-state disabled
Data access time after SCLK falling edge
SCLK low pulse width
SCLK high pulse width
SCLK to data valid hold time
SCLK falling edge to SDATA high impedance
Power up time from full power-down
5 V
250
2.5
16 × t
SCLK
50
t
1
t
2
t
32
t
42
t
5
t
6
t
7
t
83
t
POWER-UP4
10
10
48
120
0.4 t
SCLK
0.4 t
SCLK
10
45
1
10
10
35
80
0.4 t
SCLK
0.4 t
SCLK
10
35
1
ns min
ns min
ns max
ns max
ns min
ns min
ns min
ns max
μs typ
1
Mark/space ratio for the SCLK input is 40/60 to 60/40.
2
Measured with the load circuit of
3
t
8
is derived form the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of
back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t
8
, quoted in the timing characteristics is the true bus relinquish
time of the part and is independent of the bus loading.
4
See the
section.
Power vs. Throughput Rate
and defined as the time required for the output to cross 0.8 V or 2.0 V.
Figure 2
Figure 2.
The measured number is then extrapolated
0
200
μ
A
I
OL
200
μ
A
I
OH
1.6V
TO OUTPUT
PIN
C
L
50pF
Figure 2. Load Circuit for Digital Output Timing Specification
相關(guān)PDF資料
PDF描述
AD7943AN-B +3.3 V/+5 V Multiplying 12-Bit DACs
AD7945AN-B +3.3 V/+5 V Multiplying 12-Bit DACs
AD7948AN-B +3.3 V/+5 V Multiplying 12-Bit DACs
AD7948 +3.3 V/+5 V Multiplying 12-Bit DACs
AD7948BN +3.3 V/+5 V Multiplying 12-Bit DACs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7683BRMZ 功能描述:IC ADC 16BIT 100KSPS 8-MSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:PulSAR® 標(biāo)準(zhǔn)包裝:1 系列:microPOWER™ 位數(shù):8 采樣率(每秒):1M 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):- 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數(shù)目和類型:8 個(gè)單端,單極 產(chǎn)品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
AD7683BRMZRL7 功能描述:IC ADC 16BIT SAR 100KSPS 8MSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:PulSAR® 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類型:2 個(gè)單端,單極
AD7684 制造商:AD 制造商全稱:Analog Devices 功能描述:3mW, 100kSPS, 14-Bit ADC in 6-Lead SOT-23
AD7684BRM 制造商:Analog Devices 功能描述:ADC Single SAR 100ksps 16-bit Serial 8-Pin MSOP 制造商:Analog Devices 功能描述:IC 16-BIT ADC
AD7684BRMRL 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit, 100 kSPS PulSAR, Differential ADC in MSOP
主站蜘蛛池模板: 福鼎市| 丰都县| 石城县| 龙江县| 乐清市| 龙胜| 交城县| 罗源县| 珠海市| 天津市| 崇信县| 太原市| 西宁市| 万年县| 盐城市| 镇安县| 广东省| 边坝县| 乳山市| 青海省| 永春县| 桂东县| 安龙县| 开江县| 莱西市| 繁峙县| 将乐县| 抚顺县| 广东省| 琼中| 新闻| 庆云县| 龙江县| 清徐县| 泸西县| 罗甸县| 宝丰县| 庆云县| 同仁县| 商河县| 宜君县|