欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7828TQ
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: LC2MOS High Speed 4- & 8-Channel 8-Bit ADCs
中文描述: 8-CH 8-BIT FLASH METHOD ADC, PARALLEL ACCESS, CDIP28
封裝: 0.600 INCH, CERDIP-28
文件頁數: 9/16頁
文件大小: 270K
代理商: AD7828TQ
AD7824/AD7828
REV. F
–9–
MODE 0
Figure 14 shows the timing diagram for Mode 0 operation. This
mode can only be used for microprocessors that have a WAIT
state facility, whereby a READ instruction cycle can be extended
to accommodate slow memory devices. A READ operation brings
CS
and
RD
low, which starts a conversion. The analog multiplexer
address inputs must remain valid while
CS
and
RD
are low. The
data bus (DB7–DB0) remains in the three-state condition until
conversion is complete. There are two converter status outputs on
the AD7824/AD7828, interrupt (
INT
) and ready (RDY), which
can be used to drive the microprocessor READY/WAIT input.
The RDY is an open-drain output (no internal pull-up device) that
goes low on the falling edge of
CS
and goes high impedance at the
end of conversion when the 8-bit conversion result appears on the
data outputs. If the RDY status is not required, the external
pull-up resistor can be omitted and the RDY output tied to GND.
The
INT
goes low when conversion is complete and returns high
on the rising edge of
CS
or
RD
.
MODE 1
Mode 1 operation is designed for applications where the micropro-
cessor is not forced into a WAIT state. A READ operation takes
CS
and
RD
low, which triggers a conversion (see Figure 15). The
multiplexer address inputs are latched on the rising edge of
RD
.
Data from the previous conversion is read from the three-state
data outputs (DB7–DB0). This data may be disregarded if not
required. Note that the RDY output (open drain output) does
not provide any status information in this mode and must be
connected to GND. At the end of conversion,
INT
goes low. A
second READ operation is required to access the new conversion
result. This READ operation latches a new address into the multi-
plexer inputs and starts another conversion.
INT
returns high at the
end of the second READ operation, when
CS
or
RD
returns high.
A delay of 2.5
μ
s must be allowed between READ operations.
CS
RD
ANALOG
CHANNEL
ADDRESS
RDY
INT
DATA
t
CSS
t
AS
t
RDY
t
CRD
t
ACC2
t
DH
t
INTH
t
AH
t
AS
t
P
t
CSS
t
CSH
ADDRESS
VALID
ADDRESS
VALID
DATA
VALID
HIGH IMPEDANCE
Figure 14. Mode 0 Timing Diagram
CS
RD
ANALOG
CHANNEL
ADDRESS
INT
DATA
t
CSS
t
AS
ADDRESS
VALID
OLD
VALID
ADDRESS
VALID
NEW
VALID
t
CSH
t
AH
t
RD
t
CRD
t
INTH
t
ACC1
t
DH
t
ACC1
t
DH
t
INTH
t
AH
t
AS
t
P
t
CSS
t
RD
t
CSH
Figure 15. Mode 1 Timing Diagram
相關PDF資料
PDF描述
AD7824LN LC2MOS High Speed 4- & 8-Channel 8-Bit ADCs
AD7828 2.7V-5.25V Digital, 5V Analog, 12 Bit, 4MSPS, Parallel ADC with Ref 48-TQFP -40 to 85
AD7828BQ LC2MOS High Speed 4- & 8-Channel 8-Bit ADCs
AD7828BR 2.7V-5.25V Digital, 5V Analog, 12 Bit, 4MSPS, Parallel ADC with Ref 48-TQFP -40 to 85
AD7828BRS LC2MOS High Speed 4- & 8-Channel 8-Bit ADCs
相關代理商/技術參數
參數描述
AD7828TQ/883B 制造商:Analog Devices 功能描述:
AD7828UE 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS High Speed 4- & 8-Channel 8-Bit ADCs
AD7828UE/883B 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS High Speed 4- & 8-Channel 8-Bit ADCs
AD7828UQ 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD7828UQ/883 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Single-Ended Data Acquisition System
主站蜘蛛池模板: 临泽县| 缙云县| 仙游县| 厦门市| 怀远县| 永修县| 万全县| 科技| 安乡县| 会理县| 津市市| 突泉县| 班戈县| 宜都市| 翁牛特旗| 金塔县| 阳城县| 永顺县| 吉木乃县| 利川市| 贵阳市| 保德县| 吉水县| 沅江市| 定陶县| 剑河县| 资源县| 会理县| 项城市| 乐至县| 通山县| 永新县| 江源县| 保德县| 会宁县| 鹤峰县| 武邑县| 乐业县| 故城县| 临邑县| 赤城县|