欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): AD7854AQ
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
中文描述: 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, CDIP28
封裝: 0.600 INCH, CERDIP-28
文件頁數(shù): 21/28頁
文件大小: 264K
代理商: AD7854AQ
AD7854/AD7854L
REV. B
21
Self-Calibration Timing
Figure 29 shows the timing for a software full self-calibration.
Here the BUSY line stays high for the full length of the self-
calibration. A self-calibration is initiated by writing to the con-
trol register and setting the STCAL bit to 1. The BUSY line
goes high at the end of the write to the control register, and
BUSY goes low when the full self-calibration is complete after a
time t
CAL
as show in Figure 29.
t
23
DATA LATCHED INTO
CONTROL REGISTER
Hi-Z
Hi-Z
DATA
VALID
t
CAL
CS
WR
DATA
BUSY
Figure 29. Timing Diagram for Full Self-Calibration
For the self-(gain + offset), self-offset and self-gain calibrations,
the BUSY line is triggered high at the end of the write to the
control register and stays high for the full duration of the self-
calibration. The length of time for which BUSY is high depends
on the type of self-calibration that is initiated. Typical values are
given in Table VIII. The timing diagram for the other self-
calibration options is similar to that outlined in Figure 29.
System Calibration Description
System calibration allows the user to remove system errors
external to the AD7854/AD7854L, as well as remove the errors
of the AD7854/AD7854L itself. The maximum calibration
range for the system offset errors is
±
5% of V
REF
, and for the
system gain errors it is
±
2.5% of V
REF
. If the system offset or
system gain errors are outside these ranges, the system calibration
algorithm reduces the errors as much as the trim range allows.
Figures 30 through 32 illustrate why a specific type of system
calibration might be used. Figure 30 shows a system offset cali-
bration (assuming a positive offset) where the analog input
range has been shifted upwards by the system offset after the
system offset calibration is completed. A negative offset may
also be removed by a system offset calibration.
MAX SYSTEM OFFSET
IS ±5% OF V
REF
ANALOG
INPUT
RANGE
SYSTEM OFFSET
CALIBRATION
SYS OFFSET
AGND
V
REF
+ SYS OFFSET
V
REF
1LSB
MAX SYSTEM FULL SCALE
IS ±2.5% FROM V
REF
ANALOG
INPUT
RANGE
MAX SYSTEM OFFSET
IS ±5% OF V
REF
V
REF
1LSB
SYS OFFSET
AGND
Figure 30. System Offset Calibration
Figure 31 shows a system gain calibration (assuming a system
full scale greater than the reference voltage) where the analog
input range has been increased after the system gain calibration
is completed. A system full-scale voltage less than the reference
voltage may also be accounted for a by a system gain calibration.
ANALOG
INPUT
RANGE
SYSTEM OFFSET
CALIBRATION
AGND
SYS FULL S.
V
REF
1LSB
MAX SYSTEM FULL SCALE
IS ±2.5% FROM V
REF
ANALOG
INPUT
RANGE
V
REF
1LSB
SYS FULL S.
AGND
MAX SYSTEM FULL SCALE
IS ±2.5% FROM V
REF
Figure 31. System Gain Calibration
Finally in Figure 32 both the system offset error and gain error
are removed by the system offset followed by a system gain cali-
bration. First the analog input range is shifted upwards by the
positive system offset and then the analog input range is
adjusted at the top end to account for the system full scale.
MAX SYSTEM FULL SCALE
IS ±2.5% FROM V
REF
MAX SYSTEM OFFSET
IS ±5% OF V
REF
ANALOG
INPUT
RANGE
SYSTEM OFFSET
CALIBRATION
FOLLOWED BY
SYSTEM GAIN
CALIBRATIONSYS OFFSET
AGND
V
REF
+ SYS OFFSET
V
REF
1LSB
ANALOG
INPUT
RANGE
MAX SYSTEM OFFSET
IS ±5% OF V
REF
V
REF
1LSB
SYS OFFSET
AGND
SYS F.S.
SYS F.S.
MAX SYSTEM FULL SCALE
IS ±2.5% FROM V
REF
Figure 32. System (Gain + Offset) Calibration
相關(guān)PDF資料
PDF描述
AD7854SQ 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
AD7854L* 3.3V/5V Low Power RS232 3-Driver/5-Receiver Transceiver; Package: SSOP; No of Pins: 28; Temperature Range: 0°C to +70°C
AD7854BR 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
AD7854AR 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
AD7854L 12-Bit Sampling ADC(單電源,200kSPS 12位采樣A/D轉(zhuǎn)換器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7854AR 功能描述:IC ADC 12BIT PARALLEL LP 28-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7854AR-REEL 制造商:Analog Devices 功能描述:ADC Single SAR 200ksps 12-bit Parallel 28-Pin SOIC W T/R 制造商:Analog Devices 功能描述:ADC SGL SAR 200KSPS 12-BIT PARALLEL 28SOIC W - Tape and Reel
AD7854ARS 功能描述:IC ADC 12BIT PARALLEL LP 28-SSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7854ARS-REEL 功能描述:IC ADC 12BIT PARALLEL LP 28-SSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7854ARSZ 功能描述:IC ADC 12BIT PARALLEL LP 28-SSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個(gè)單端,單極;2 個(gè)差分,單極 產(chǎn)品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
主站蜘蛛池模板: 文水县| 荣成市| 上思县| 永泰县| 郸城县| 海林市| 汶上县| 山东省| 邮箱| 思茅市| 旬邑县| 永平县| 佛冈县| 全椒县| 彰化市| 龙岩市| 兴化市| 自治县| 淮南市| 行唐县| 武胜县| 宁武县| 凤山县| 朝阳区| 嵊州市| 万源市| 隆德县| 凌源市| 沁阳市| 汉阴县| 克拉玛依市| 南投市| 玛多县| 维西| 湄潭县| 万宁市| 象山县| 南投市| 三亚市| 垣曲县| 永仁县|