欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD7862AN-10
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: Simultaneous Sampling Dual 250 kSPS 12-Bit ADC
中文描述: 2-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, PDIP28
封裝: PLASTIC, DIP-28
文件頁數(shù): 10/16頁
文件大?。?/td> 414K
代理商: AD7862AN-10
AD7862
–10–
REV. 0
respectively). The third and fourth read pulses, after the second
conversion and A0 high, access the result from Channel B (V
B1
and V
B2
respectively). Data is read from the part via a 12-bit
parallel data bus with standard
CS
and
RD
signals. This data
read operation consists of negative going pulse on the
CS
pin
combined with a negative going pulse on the
RD
pin; this repeated
twice will access the two 12-bit results. For the fastest throughput
rate (with an internal clock of 3.7 MHz), the read operation will
take 100 ns. The read operation must be complete at least 300 ns
before the falling edge of the next
CONVST
, and this gives a total
time of 4
μ
s for the full throughput time (equivalent to 250kHz).
This mode of operation should be used for high sampling
applications.
Mode 2 Operation (Auto Sleep After Conversion)
The timing diagram in Figure 6 is for optimum performance in
Operating Mode 2 where the part automatically goes into sleep
mode once BUSY goes low after conversion and “wakes-up”
before the next conversion takes place. This is achieved by keeping
CONVST
low at the end of the second conversion, whereas it
was high at the end of the second conversion for Mode 1 opera-
tion. The operation shown in Figure 6 shows how to access data
from both Channels A and B followed by the Auto Sleep mode.
One can also setup the timing to access data from Channel A
only or Channel B only (see
Read Options
section on previous
page) and then go into Auto-Sleep mode. The rising edge of
CONVST
“wakes-up” the part. This wake-up time is 2.5
μ
s
when using an external reference and 5 ms when using the
internal reference at which point the Track/Hold amplifier’s go
into their hold mode, provided the
CONVST
has gone low. The
conversion takes 3.6
μ
s after this, giving a total of 6
μ
s (external
reference, 5.0035 ms for internal reference) from the rising edge
of
CONVST
to the conversion being complete, which is
indicated by the BUSY going low. Note that since the wake-up
time from the rising edge of
CONVST
is 2.5
μ
s, if the
CONVST
pulse width is greater than 2.5
μ
s, the conversion will take more
than the 6
μ
s (2.5
μ
s wake-up time + 3.6
μ
s conversion time)
shown in the diagram from the rising edge of
CONVST
. This is
because the track/hold amplifiers go into their hold mode on
the falling edge of
CONVST
, and the conversion will not be
complete for a further 3.6
μ
s. In this case the BUSY will be the
best indicator for when the conversion is complete. Even though
the part is in sleep mode, data can still be read from the part.
The read operation is identical to Mode 1 operation and must
also be complete at least 300 ns before the falling edge of the
next
CONVST
to allow the track/hold amplifiers to have enough
time to settle. This mode is very useful when the part is convert-
ing at a slow rate, as the power consumption will be significantly
reduced from that of Mode 1 operation.
DYNAMIC SPECIFICATIONS
The AD7862 is specified and 100% tested for dynamic perfor-
mance specifications as well as traditional dc specifications such
as Integral and Differential Nonlinearity. These ac specifications
are required for the signal processing applications such as phased
array sonar, adaptive filters and spectrum analysis. These applica-
tions require information on the ADC’s effect on the spectral
content of the input signal. Hence, the parameters for which the
AD7862 is specified include SNR, harmonic distortion, inter-
modulation distortion and peak harmonics. These terms are
discussed in more detail in the following sections.
Signal-to-Noise Ratio (SNR)
SNR is the measured signal-to-noise ratio at the output of the
ADC. The signal is the rms magnitude of the fundamental.
Noise is the rms sum of all the nonfundamental signals up to
half the sampling frequency (f
S
/2) excluding dc. SNR is depen-
dent upon the number of quantization levels used in the
digitization process; the more levels, the smaller the quantiza-
tion noise. The theoretical signal to noise ratio for a sine wave
input is given by
SNR
= (6.02
N
+ 1.76)
dB
where
N
is the number of bits.
Thus for an ideal 12-bit converter, SNR = 74 dB.
(1)
V
A1
V
A2
V
B1
V
B2
t
3
t
CONV
= 3.6μs
CONVST
BUSY
A0
CS
RD
DATA
300ns
400ns
t
3
2.5μs*/5ms**
WAKE-UP
TIME
t
CONV
= 3.5μs
*
*WHEN USING AN EXTERNAL REFERENCE, WAKE-UP TIME = 2.5μs
**WHEN USING AN INTERNAL REFERENCE, WAKE-UP TIME = 5ms
Figure 6. Mode 2 Timing Where Automatic Sleep Function Is Initiated
相關(guān)PDF資料
PDF描述
AD7862AN-3 Simultaneous Sampling Dual 250 kSPS 12-Bit ADC
AD7862AR-10 Simultaneous Sampling Dual 250 kSPS 12-Bit ADC
AD7862BR-10 Simultaneous Sampling Dual 250 kSPS 12-Bit ADC
AD7863AR-10 RECTIFIER SCHOTTKY DUAL 30A 30V 275A-ifsm 0.55V-vf 1mA-ir TO-3P 30/TUBE
AD7863BR-10 RECTIFIER FAST-RECOVERY SINGLE 1A 400V 30A-ifsm 1.3V-vf 50ns 5uA-ir DO-41 1K/BULK
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7862AN-3 制造商:Analog Devices 功能描述:ADC Dual SAR 250ksps 12-bit Parallel 28-Pin PDIP W 制造商:Rochester Electronics LLC 功能描述:DUAL 12-BIT PARALLEL ADC I.C. - Bulk
AD7862ANZ-10 功能描述:IC ADC 12BIT DUAL 250KSPS 28DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個(gè)單端,單極;2 個(gè)差分,單極 產(chǎn)品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD7862ANZ-3 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
AD7862AR-10 功能描述:IC ADC 12BIT DUAL 250KSPS 28SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個(gè)單端,雙極
AD7862AR-10REEL 制造商:Analog Devices 功能描述:ADC Dual SAR 250ksps 12-bit Parallel 28-Pin SOIC W T/R
主站蜘蛛池模板: 牡丹江市| 陵川县| 简阳市| 水富县| 大冶市| 通榆县| 湾仔区| 霍山县| 金昌市| 榆中县| 牡丹江市| 舞钢市| 潮安县| 芜湖县| 尼玛县| 两当县| 玉环县| 孝感市| 察隅县| 石景山区| 宁明县| 托里县| 银川市| 武清区| 阜平县| 桐庐县| 宁安市| 长丰县| 东城区| 阳原县| 巴里| 北安市| 新宾| 金阳县| 老河口市| 宿松县| 延安市| 宝山区| 长寿区| 瑞昌市| 红桥区|