欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7878LN
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: SOTiny Low-Voltage, 8-Ohm Single Analog / Bus Switch
中文描述: 1-CH 12-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PDIP28
封裝: PLASTIC, DIP-28
文件頁數: 10/16頁
文件大小: 417K
代理商: AD7878LN
AD7878
–10–
REV. A
CONVERSION TIMING
The track-and-hold on the AD7878 goes from track-to-hold
mode on the rising edge of
CONVST
, and the value of V
IN
at
this point is the value which will be converted. However, the
conversion actually sorts on the next rising edge of CLK IN
after
CONVST
goes high. If
CONVST
goes high within ap-
proximately 30 ns prior to a rising edge of CLK IN, that CLK
IN edge will not be seen as the first CLK IN edge of the con-
version process, and conversion will not actually start until one
CLK IN cycle later. As a result, the conversion time (from
CONVST
to FIFO update) will vary by one clock cycle de-
pending on the relationship between
CONVST
and CLK IN.
A conversion cycle normally consists of 56 CLK IN cycles
(assuming no read/write operations) which corresponds to a 7
As conversion time. If
CONVST
goes high within 30 ns prior
to a rising edge of CLK IN, the conversion time will consist of
57 CLK IN cycles, i.e., 7.125
μ
s. This effect does not cause
track/hold jitter.
INTERNAL REFERENCE
The AD7878 has an on-chip temperature compensated buried
Zener reference (see Figure 14) that is factory trimmed to 3 V
±
1%. Internally, it provides both the DAC reference and the
dc bias required for bipolar operation. The reference output is
available (REF OUT) and is capable of providing up to 500
μ
A
to an external load.
Figure 14. AD7878 Reference Circuit
The maximum recommended capacitance on REF OUT for
normal operation is 50 pF. If the reference is required for use
external to the AD7878, it should be decoupled with a
200
resistor in series with a parallel combination of a 10
μ
F
tantalum capacitor and a 0.1
μ
F ceramic capacitor. These
decoupling components are required to remove voltage spikes
caused by the internal operation of the AD7878.
TRACK-AND-HOLD AMPLIFIER
The track-and-hold amplifier on the analog input of the
AD7878 allows the ADC to accurately convert an input sine
wave of 6 V peak-peak amplitude to 12-bit accuracy. The input
bandwidth of the track/hold amplifier is much greater than the
Nyquist rate of the ADC even when operated at its minimum
conversion time. The 0.1 dB cutoff frequency occurs typically
at 500 kHz. The track/hold amplifier acquires an input signal to
12-bit accuracy in less than 2
μ
s.
The operation of the track/hold amplifier is transparent to the
user. The track/hold amplifier goes from its tracking mode to
its hold mode at the start of conversion on the rising edge of
CONVST
and returns to track mode at the end of conversion.
ANALOG INPUT
Figure 15 shows the AD7878 analog input. The analog input
range is
±
3 V into an input resistance of typically 15 k
. The
designed code transitions occur midway between successive
integer LSB values (i.e., 1/2 LSB, 3/2 LSBs, 5/2 LSBs . . . .
FS–3/2 LSBs). The output code is 2s complement binary with
1 LSB = FS/4096 = 6 V/4096 = 1.46 mV. The ideal input/
output transfer function is shown in Figure 16.
Figure 15. AD7878 Analog Input
Figure 16. Input/Output Transfer Function
OFFSET AND FULL-SCALE ADJUSTMENT
In most Digital Signal Processing (DSP) applications offset and
full-scale error have little or no effect on system performance.
Offset error can always be eliminated in the analog domain by
ac coupling. Full-scale error effect is linear and does not cause
problems as long as the input signal is within the full dynamic
range of the ADC. Some applications may require that the input
signal span the full analog input dynamic range and, accord-
ingly, offset and full-scale error will have to be adjusted to zero.
Where adjustment is required, offset must be adjusted before
full-scale error. This is achieved by trimming the offset of the
op amp driving the analog input of the AD7878 while the input
voltage is 1/2 LSB below ground. The trim procedure is as
follows: apply a voltage of –0.73 mV (–1/2 LSB) at V
1
and
adjust the op amp offset voltage until the ADC output code
flickers between 1111 1111 1111 and 0000 0000 0000.
Gain error can be adjusted at either the first code transition
(ADC negative full scale) or the last code transition (ADC
positive full scale). The trim procedures for both cases are as
follows:
相關PDF資料
PDF描述
AD7878LP IC LOGIC 125 LOW-VOLTAGE SINGLE FET 8-OHM BUS SWITCH -40+85C SC-70-5 3000/REEL
AD7878JN LC2MOS Complete 12-Bit 100 kHz Sampling ADC with DSP Interface
AD7878JP LC2MOS Complete 12-Bit 100 kHz Sampling ADC with DSP Interface
AD7880 Enclosed Switches Series LS: Rod - Adjustable; 1NC 1NO DPDT Snap Action, Double Break; 0.5 in - 14NPT conduit; Plug-in
AD7880CR LC2MOS Single +5 V Supply, Low Power, 12-Bit Sampling ADC
相關代理商/技術參數
參數描述
AD7878LP 制造商:Analog Devices 功能描述:ADC Single SAR 100ksps 12-bit Parallel 28-Pin PLCC 制造商:Rochester Electronics LLC 功能描述:12-BIT ADC IC - Bulk
AD7878LPZ 功能描述:IC ADC 12BIT W/DSP INT 28-PLCC RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:250 系列:- 位數:12 采樣率(每秒):1.8M 數據接口:并聯 轉換器數目:1 功率耗散(最大):1.82W 電壓電源:模擬和數字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-LQFP 供應商設備封裝:48-LQFP(7x7) 包裝:管件 輸入數目和類型:2 個單端,單極
AD7878LPZ-REEL 功能描述:IC ADC 12BIT W/DSP 28PLCC RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1 系列:- 位數:14 采樣率(每秒):83k 數據接口:串行,并聯 轉換器數目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數目和類型:1 個單端,雙極
AD7878SE 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Complete 12-Bit 100 kHz Sampling ADC with DSP Interface
AD7878SE/883B 制造商:Rochester Electronics LLC 功能描述:COMPLETE 12-BIT ADC IC - Bulk 制造商:Analog Devices 功能描述:CONVERTER - ADC
主站蜘蛛池模板: 天镇县| 慈利县| 禄劝| 上思县| 合江县| 罗山县| 嵩明县| 香格里拉县| 宜章县| 项城市| 闵行区| 枝江市| 上犹县| 石楼县| 万荣县| 浮山县| 沭阳县| 镶黄旗| 安阳县| 琼中| 濮阳市| 邮箱| 油尖旺区| 九寨沟县| 汉沽区| 新余市| 临澧县| 衡水市| 左权县| 青冈县| 当涂县| 芦溪县| 合川市| 六盘水市| 盐池县| 隆林| 石门县| 彝良县| 景德镇市| 永川市| 邓州市|