欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7878SE
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: LC2MOS Complete 12-Bit 100 kHz Sampling ADC with DSP Interface
中文描述: 12-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, CQCC28
封裝: CERAMIC, LCC-28
文件頁數: 6/16頁
文件大小: 417K
代理商: AD7878SE
AD7878
–6–
REV. A
INTERNAL FIFO MEMORY
The internal FIFO memory of the AD7878 consists of eight
memory locations. Each word in memory contains 13 bits of
information—12 bits of data from the conversion result and one
additional bit which contains information as to whether the 12-
bit result is out of range or not. A block diagram of the AD7878
FIFO architecture is shown in Figure 3.
Figure 3. Internal FIFO Architecture
The conversion result is gathered in the successive approxima-
tion register (SAR) during conversion. At the end of conversion
this result is transferred to the FIFO memory. The FIFO ad-
dress pointer always points to the top of memory, which is the
uppermost location containing valid data. The pointer is incre-
mented after each conversion. A read operation from the FIFO
memory accesses data from the bottom of the FIFO, Location 0.
On completion of the read operation, each data word moves
down one location and the address pointer is decremented by
one. Therefore, each conversion result from the SAR enters at
the top of memory, propagates down with successive reads until
it reaches Location 0 from where it can be accessed by a micro-
processor read operation.
The transfer of information from the SAR to the FIFO occurs in
synchronization with the AD7878 input clock (CLK IN). The
propagation of data words down the FIFO is also synchronous
with this clock. As a result, a read operation to obtain data from
the FIFO must also be synchronous with CLK IN to avoid
Read/Write conflicts in the FIFO (i.e., reading from FIFO Loca-
tion 0 while it is being updated). This requires that the micro-
processor clock and the AD7878 CLK IN are derived from the
same source.
INTERNAL COMPARATOR TIMING
The ADC clock, which is applied to CLK IN, controls the suc-
cessive approximation A/D conversion process. This clock is
internally divided by four to yield a bit trial cycle time of 500 ns
min (CLK IN = 8 MHz clock). Each bit decision occurs 25 ns
after the rising edge of this divided clock. The bit decision is
latched by the rising edge of an internal comparator strobe sig-
nal. There are 12-bit decisions, as in a normal successive ap-
proximation routine, and one extra decision that checks if the
input sample is out of range. In a normal successive approxima-
tion A/D converter, reading data from the device during conver-
sion can upset the conversion in progress. This is due to on-chip
transients, generated by charging or discharging the databus,
concurrent with a bit decision. The scheme outlined below and
shown in Figure 4 describes how the AD7878 overcomes this
problem.
The internal comparator strobe on the AD7878 is gated with
both
DMRD
and
DMWR
so that if a read or write operation
occurs when a bit decision is about to be made, the bit decision
point is deferred by one CLK IN cycle. In other words, if
DMRD
or
DMWR
goes low (with
CS
low) at any time during
the CLK IN low time immediately prior to the comparator
strobing edge (t
LOW
of Figure 4), the bit trial is suspended for a
clock cycle. This makes sure that the bit decision is latched at a
time when the AD7878 is not attempting to charge or discharge
the data bus, thereby ensuring that no spurious transients occur
internally near a bit decision point.
The decision point slippage mechanism is shown in Figure 4 for
the MSB decision. Normally, the MSB decision occurs 25 ns
after the fourth rising CLK IN edge after
CONVST
goes high.
However, in the timing diagram of Figure 4,
CS
and
DMRD
or
DMWR
are low in the time period t
LOW
prior to the MSB deci-
sion point on the fourth rising edge. This causes the internal
comparator strobe to be slipped to the fifth rising clock edge.
The AD7878 will again check during a period t
LOW
prior to this
fifth rising clock edge; and if the
CS
and
DMRD
or
DMWR
are
still low, the bit decision point will be slipped a further clock
cycle.
The conversion time for the ADC normally consists of the 13-
bit trials described above and one extra internal clock cycle during
which data is written from the SAR to the FIFO. For an 8 MHz
input clock this results in a conversion time of 7
μ
s. However,
the software routine servicing the AD7878 has the potential to
read 16 times from the device during conversion—8 reads from
the FIFO and 8 reads from the status/control register. It also has
the potential to write once to the status/control register. If these
Figure 4. Operational Timing Diagram
相關PDF資料
PDF描述
AD7878LN SOTiny Low-Voltage, 8-Ohm Single Analog / Bus Switch
AD7878LP IC LOGIC 125 LOW-VOLTAGE SINGLE FET 8-OHM BUS SWITCH -40+85C SC-70-5 3000/REEL
AD7878JN LC2MOS Complete 12-Bit 100 kHz Sampling ADC with DSP Interface
AD7878JP LC2MOS Complete 12-Bit 100 kHz Sampling ADC with DSP Interface
AD7880 Enclosed Switches Series LS: Rod - Adjustable; 1NC 1NO DPDT Snap Action, Double Break; 0.5 in - 14NPT conduit; Plug-in
相關代理商/技術參數
參數描述
AD7878SE/883B 制造商:Rochester Electronics LLC 功能描述:COMPLETE 12-BIT ADC IC - Bulk 制造商:Analog Devices 功能描述:CONVERTER - ADC
AD7878SQ 制造商:Analog Devices 功能描述:ADC SGL SAR 100KSPS 12-BIT PARALLEL 28CDIP - Rail/Tube 制造商:Rochester Electronics LLC 功能描述:COMPLETE 12 BIT ADC IC - Bulk 制造商:Analog Devices 功能描述:IC ADC 12BIT W/DSP INT 28-CDIP 制造商:Analog Devices Inc. 功能描述:Analog to Digital Converters - ADC COMPLETE 12 BIT ADC IC 制造商:Analog Devices 功能描述:CONVERTER - ADC
AD7878SQ/883B 制造商:Analog Devices 功能描述:ADC Single SAR 100ksps 12-bit Parallel 28-Pin CDIP 制造商:Analog Devices 功能描述:ADC SGL SAR 100KSPS 12-BIT PARALLEL 28CDIP - Rail/Tube 制造商:Rochester Electronics LLC 功能描述:COMPLETE 12-BIT ADC IC - Bulk 制造商:Analog Devices Inc. 功能描述:Analog to Digital Converters - ADC COMPLETE 12-BIT ADC IC
AD7879 制造商:Analog Devices 功能描述:LOW COST CONTROLLER FOR TOUCH SCREENS - Rail/Tube
AD7879-1ACBZ-500R7 制造商:AD 制造商全稱:Analog Devices 功能描述:Low Voltage Controller for Touch Screens
主站蜘蛛池模板: 宁蒗| 博野县| 新密市| 上林县| 肃宁县| 垣曲县| 南阳市| 始兴县| 江源县| 牙克石市| 永年县| 祁门县| 临夏县| 泗水县| 时尚| 百色市| 阿克陶县| 徐闻县| 二连浩特市| 巴林右旗| 凌云县| 贵定县| 巨鹿县| 鹿泉市| 泰来县| 菏泽市| 灵山县| 蕲春县| 德化县| 潮州市| 富顺县| 昌宁县| 罗甸县| 陆河县| 历史| 汕尾市| 西丰县| 澄城县| 资源县| 阿城市| 阿勒泰市|