欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7994
廠商: Analog Devices, Inc.
英文描述: 4-Channel, 12-/10-Bit ADCs with I2C Compatible Interface in 16-Lead TSSOP
中文描述: 4通道,12-/10-Bit ADC的16 - I2C兼容接口的無鉛TSSOP封裝
文件頁數: 19/27頁
文件大?。?/td> 277K
代理商: AD7994
AD7994/AD7993
–19–
REV. PrF
PRELIMINARY TECHNICAL DATA
Table XIb. Alert Status Register Bit Function
Description
Bit Mnemonic Comment
D0 CH1
LO
Violation of DATA
LOW
limit on Channel
1 if this bit set to 1, no violation if 0.
D1 CH1
HI
Violation of DATA
HIGH
limit on Chan
nel 1 if this bit set to 1, no violation if 0.
D2 CH2
LO
Violation of DATA
LOW
limit on Channel
2 if this bit set to 1, no violation if 0.
D3 CH2
HI
Violation of DATA
HIGH
limit on Chan
nel 2 if this bit set to 1, no violation if 0.
D4 CH3
LO
Violation of DATA
LOW
limit on Channel
3 if this bit set to 1, no violation if 0.
D5 CH3
HI
Violation of DATA
HIGH
limit on Chan
nel 3 if this bit set to 1, no violation if 0.
Violation of DATA
LOW
limit on Channel
4 if this bit set to 1, no violation if 0.
max conversion results, the Alert_Flag bit, D15, can be
used to indicate that an alert has happened on another one
of the Input channels.
It must be noted that on power-up, the contents of the
DATA
HIGH
register for each channel will be fullscale,
while the contents of the DATA
LOW
registers will be
zeroscale, by default minimum and maximum conversion
values being stored in this way will be lost if power is
removed or cycled.
When using the limit registers to store the min and max
conversion results, the Alert_Flag bit, D15, is used to
indicate that an alert has happened on another one of the
Input channels. If the Alert_Flag bit is set to 1, it will be
reset when the Conversion result returns to a value at least
N LSBs above the DATA
LOW
Register value or below the
DATA
LOW
Register value or if bits D2 and D1 of the
Configuration Register are set to 1. The Alert_Flag bit in
the limit registers is useful if the user is not reading from
the conversion result register when reading the min and
max conversion results from the limit registers.
ALERT STATUS REGISTER
The Alert Status Register is a 8-bit read/write register,
which provides information on an Alert event. If a conver-
sion results in activating the ALERT pin or the Alert_Flag
bit in the Conversion Result Register, as described in the
Limit Registers section, then the Alert Status Register may
be read to gain further information. It contains 2 status
bits per channel, one corresponding to the DATA
HIGH
limit and the other to the DATA
LOW
limit. Whichever bit
has a status of 1 will show where the violation occured, i.e.
on which channel and whether on upper or lower limit. If
a second alert event occurs on the other channel between
receiving the first alert and interrogating the Alert Status
register then the corresponding bit for that Alert event will
be set also.
The entire contents of the Alert Status register may be
cleared by writing 1,1, to bits D2 and D1 in the Configu-
ration register as shown in Table VI. This may also be
acheived by ‘writing’ all 1’s to the Alert Status Register
itself. This means that if the Alert Status Register is ad-
dressed for a write operation which is all 1’s, then the
contents of the Alert Status Register will then be cleared
or resest to all 0’s. Alternatively, an individual active Alert
bit(s) may be reset within the Alert Status Register by
performing a write of ‘1’ to that bit alone. The advantage
of this is that once an Alert event has been serviced, that
particular bit can be reset, e.g. CH1
LO
, without clearing
the entire contents of the Alert Status Register, thus pre-
serving the status of any additional Alert, e.g. CH2
HI
,
which may have occured while servicing the first. If it is
not necessary to clear an Alert directly after servicing then
obviously the Alert Status register may be read again im-
mediately to look for any new Alerts, bearing in mind that
the one just serviced will still be active.
Table XIa. Alert Status Register
D7
D6
D5
D4
D3
D2
D1
D0
CH4
HI
CH4
LO
CH3
HI
CH3
LO
CH2
HI
CH2
LO
CH1
HI
CH1
LO
D6 CH4
LO
D7 CH4
HI
Violation of DATA
HIGH
limit on Chan
nel 4 if this bit set to 1, no violation if 0.
相關PDF資料
PDF描述
AD7993BRU-1 4-Channel, 12-/10-Bit ADCs with I2C Compatible Interface in 16-Lead TSSOP
AD7997 8-Channel, 10- and 12-Bit ADCs with I2CCompatible
AD7997BRU-0 8-Channel, 10- and 12-Bit ADCs with I2CCompatible
AD7997BRU-0REEL 8-Channel, 10- and 12-Bit ADCs with I2CCompatible
AD7997BRU-1 8-Channel, 10- and 12-Bit ADCs with I2CCompatible
相關代理商/技術參數
參數描述
AD7994-0 制造商:AD 制造商全稱:Analog Devices 功能描述:4-Channel, 10- and 12-Bit ADCs with I2C Compatible Interface in 16-Lead TSSOP
AD7994-1 制造商:AD 制造商全稱:Analog Devices 功能描述:4-Channel, 10- and 12-Bit ADCs with I2C Compatible Interface in 16-Lead TSSOP
AD7994BRU-0 功能描述:IC ADC 12BIT 4CHAN I2C 16TSSOP RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:16 采樣率(每秒):45k 數據接口:串行 轉換器數目:2 功率耗散(最大):315mW 電壓電源:模擬和數字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應商設備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數目和類型:2 個單端,單極
AD7994BRU-0REEL 功能描述:IC ADC 12BIT 4CHAN I2C 16TSSOP RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:16 采樣率(每秒):45k 數據接口:串行 轉換器數目:2 功率耗散(最大):315mW 電壓電源:模擬和數字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應商設備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數目和類型:2 個單端,單極
AD7994BRU-1 制造商:Analog Devices 功能描述:ADC Single SAR 188ksps 12-bit Serial 16-Pin TSSOP 制造商:Rochester Electronics LLC 功能描述:
主站蜘蛛池模板: 高陵县| 乐至县| 手机| 长丰县| 电白县| 吉水县| 泗阳县| 石河子市| 屏山县| 高要市| 伊金霍洛旗| 武清区| 远安县| 略阳县| 锡林浩特市| 莫力| 张家港市| 仁怀市| 凤山市| 临泉县| 清丰县| 文山县| 子长县| 栾城县| 台北县| 长乐市| 侯马市| 枣强县| 滦南县| 栾城县| 赤水市| 郸城县| 永济市| 长阳| 忻城县| 黑龙江省| 宜良县| 舟山市| 芦山县| 武乡县| 大冶市|