欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD871SE
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: Complete 12-Bit 5 MSPS Monolithic A/D Converter
中文描述: 1-CH 12-BIT FLASH METHOD ADC, PARALLEL ACCESS, CQCC44
封裝: CERAMIC, LCC-44
文件頁數: 13/16頁
文件大小: 378K
代理商: AD871SE
AD871
REV. A
–13–
The AD871’s CMOS digital output drivers are sized to provide
sufficient output current to drive a wide variety of logic families.
However, large drive currents tend to cause glitches on the sup-
plies and may affect S/(N+D) performance. Applications requir-
ing the AD871 to drive large capacitive loads or large fanout
may require additional decoupling capacitors on DRV
DD
and
DV
DD
. In extreme cases, external buffers or latches could be
used.
THREE-STATE OUTPUTS
The 44-terminal surface mount AD871 offers three-state out-
puts. The digital outputs can be placed into a three-state mode
by pulling the OUTPUT ENABLE (OEN) pin LOW. Note that
this function is not intended to be used to pull the AD871 on
and off a bus at 5 MHz. Rather, it is intended to allow the ADC
to be pulled off the bus for evaluation or test modes. Also, to
avoid corruption of the sampled analog signal during conversion
(three clock cycles), it is highly recommended that the AD871
be placed on the bus prior to the first sampling.
DATA
OUTPUT
ACTIVE
THREE-STATE
OEN
t
DD
t
HL
Figure 25. Three-State Output Timing Diagram
For timing budgetary purposes, the typical access and float de-
lay times for the AD871 are 50 ns.
CLOCK INPUT
The AD871 internal timing control uses the two edges of the
clock input to generate a variety of internal timing signals. The
optimal clock input should have a 50% duty cycle; however,
sensitivity to duty cycle is significantly reduced for clock rates of
less than 5 megasamples per second.
S
+5V
CLK
10MHz
+5V
D
Q
R
Q
75XX74
Figure 26. Divide-by-Two Clock Circuit
Due to the nature of on-chip compensation circuitry, the duty
cycle should be maintained between 40% and 60%, even for
clock rates less than 5 MSPS. One way to realize a 50% duty
cycle clock is to divide down a clock of higher frequency, as
shown in Figure 26.
In this case, a 10 MHz clock is divided by 2 to produce the 5 MHz
clock input for the AD871. In this configuration, the duty cycle
of the 10 MHz clock is irrelevant.
The input circuitry for the CLKIN pin is designed to accommo-
date both TTL and CMOS inputs. The quality of the logic in-
put, particularly the rising edge, is critical in realizing the best
possible jitter performance for the part: the faster the rising
edge, the better the jitter performance.
As a result, careful selection of the logic family for the clock
driver, as well as the fanout and capacitive load on the clock
line, is important. Jitter-induced errors become more pro-
nounced at higher frequency, large amplitude inputs, where the
input slew rate is greatest.
The AD871 is designed to support a sampling rate of 5 MSPS;
running at slightly faster clock rates may be possible, although at
reduced performance levels. Conversely, some slight perfor-
mance improvements might be realized by clocking the AD871
at slower clock rates. Figure 27 presents the S/(N+D) vs. clock
frequency for a 1 MHz analog input.
75
55
13
3
65
8
FREQUENCY – MHz
S
The power dissipated by the correction logic and output buffers
is largely proportional to the clock frequency; running at re-
duced clock rates provides a slight reduction in power consump-
tion. Figure 28 illustrates this tradeoff.
Figure 27. Typical S/(N+D) vs. Clock Frequency
f
IN
= 1 MHz, Full-Scale Input
1.03
1.02
1.01
0.100
1.100
2.100
FREQUENCY – MHz
3.100
4.100
5.100
P
Figure 28. Typical Power Dissipation vs. Clock Frequency
ANALOG SUPPLIES AND GROUNDS
The AD871 features separate analog and digital supply and
ground pins, helping to minimize digital corruption of sensitive
analog signals. In general, AV
SS
and AV
DD
, the analog supplies,
should be decoupled to AGND, the analog common, as close to
the chip as physically possible. Care has been taken to minimize
the signal dependence of the power supply currents; however,
the analog supply currents will be proportional to the reference
input. With REFIN at 2.5 V, the typical current into AV
DD
is
相關PDF資料
PDF描述
AD871 Complete 12-Bit 5 MSPS Monolithic A/D Converter(12位5MSPS單片A/D轉換器)
AD872A Complete 12-Bit 10 MSPS Monolithic A/D Converter
AD872AJD Complete 12-Bit 10 MSPS Monolithic A/D Converter
AD872AJE Complete 12-Bit 10 MSPS Monolithic A/D Converter
AD872ASD Complete 12-Bit 10 MSPS Monolithic A/D Converter
相關代理商/技術參數
參數描述
AD871SE/883B 制造商:Rochester Electronics LLC 功能描述:IC, 12-BIT 5MSPS ADC IC - Bulk 制造商:Analog Devices 功能描述:
AD871SE883B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MICROCIRCUIT, LINEAR, A/D CONVERTER, 12-BIT, 5 MSPS, MONOLITHIC SILICON
AD872A 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 12-Bit 10 MSPS Monolithic A/D Converter
AD872AJD 功能描述:IC ADC 12BIT 10MSPS 28-CDIP RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:250 系列:- 位數:12 采樣率(每秒):1.8M 數據接口:并聯 轉換器數目:1 功率耗散(最大):1.82W 電壓電源:模擬和數字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-LQFP 供應商設備封裝:48-LQFP(7x7) 包裝:管件 輸入數目和類型:2 個單端,單極
AD872AJE 制造商:Rochester Electronics LLC 功能描述:IC, 12-BIT 10 MSPS ADC - Bulk
主站蜘蛛池模板: 金湖县| 健康| 盘锦市| 金坛市| 略阳县| 贵南县| 治多县| 肇东市| 胶州市| 中西区| 余庆县| 涟水县| 德钦县| 安远县| 山丹县| 广昌县| 嘉鱼县| 彩票| 宁河县| 武汉市| 安塞县| 高雄县| 中牟县| 恩施市| 红河县| 贡嘎县| 大丰市| 麻阳| 镇沅| 乌兰察布市| 卓尼县| 喀喇沁旗| 宣恩县| 颍上县| 西丰县| 岗巴县| 无棣县| 棋牌| 全南县| 岚皋县| 湖州市|