欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD9248BST-65
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 14-Bit, 20/40/65 MSPS Dual A/ D Converter
中文描述: DUAL 1-CH 14-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQFP64
封裝: MS-026BBD, LQFP-64
文件頁數(shù): 17/23頁
文件大小: 419K
代理商: AD9248BST-65
Preliminary Technical Data
AD9248
degradation in SFDR and in distortion performance due to the
large input common-mode swing. However, if the source
impedances on each input are matched, there should be little
effect on SNR performance.
Rev. PrE | Page 17 of 23
CLOCK INPUT AND CONSIDERATIONS
Typical high speed ADCs use both clock edges to generate a
variety of internal timing signals, and as a result may be
sensitive to clock duty cycle. Commonly, a 5% tolerance is
required on the clock duty cycle to maintain dynamic
performance characteristics.
The AD9248 provides separate clock inputs for each channel.
The optimum performance is achieved with the clocks operated
at the same frequency and phase. Clocking the channels
asynchronously may degrade performance significantly. In
some applications, it is desirable to skew the clock timing of
adjacent channels. The AD9248’s separate clock inputs allow
for clock timing skew (typically ±1 ns) between the channels
without significant performance degradation.
The AD9248-65 contains two clock duty cycle stabilizers, one
for each converter, that retime the nonsampling edge, providing
an internal clock with a nominal 50% duty cycle (DCS is not
available on the - 40 MSPS or - 20 MSPS versions). Input
clock rates of over 40 MHz can use the DCS so that a wide
range of input clock duty cycles can be accommodated.
Maintaining a 50% duty cycle clock is particularly important in
high speed applications, when proper track-and-hold times for
the converter are required to maintain high performance. The
DCS can be enabled by tying the DCS pin high.
The duty cycle stabilizer utilizes a delay locked loop to create
the nonsampling edge. As a result, any changes to the sampling
frequency will require approximately 2 μs to 3 μs to allow the
DLL to acquire and settle to the new rate.
High speed, high resolution ADCs are sensitive to the quality
of the clock input. The degradation in SNR at a given full-scale
input frequency (f
INPUT
) due only to aperture jitter (t
J
) can be
calculated
with the following equation:
[
]
J
t
f
p
2
1
10
20
radation
SNR
INPUT
×
×
×
×
=
log
deg
In the equation, the rms aperture jitter, t
J
, represents the root-
sum square of all jitter sources, which includes the clock input,
analog input signal, and ADC aperture jitter specification.
Undersampling applications are particularly sensitive to jitter.
For optimal performance, especially in cases where aperture
jitter may affect the dynamic range of the AD9248, it is
important to minimize input clock jitter. The clock input
circuitry should use stable references, for example using analog
power and ground planes to generate the valid high and low
digital levels for the AD9248 clock input. Power supplies for
clock drivers should be separated from the ADC output driver
supplies to avoid modulating the clock signal with digital noise.
Low jitter crystal controlled oscillators make the best clock
sources. If the clock is generated from another type of source
(by gating, dividing, or other methods), it should be retimed by
the original clock at the last step.
POWER DISSIPATION AND STANDBY MODE
The power dissipated by the AD9248 is proportional to its
sampling rates. The digital (DRVDD) power dissipation is
determined primarily by the strength of the digital drivers and
the load on each output bit. The digital drive current can be
calculated by
N
f
C
V
I
CLOCK
LOAD
DRVDD
DRVDD
×
×
×
=
where N is the number of bits changing and C
LOAD
is the
average load on the digital pins that changed.
The analog circuitry is optimally biased so that each speed
grade provides excellent performance while affording reduced
power consumption. Each speed grade dissipates a baseline
power at low sample rates that increases with clock frequency.
Either channel of the AD9248 can be placed into standby mode
independently by asserting the PWDN_A or PDWN_B pins.
It is recommended that the input clock(s) and analog input(s)
remain static during either independent or total standby, which
will result in a typical power consumption of 1 mW for the
ADC. Note that if DCS is enabled, it is mandatory to disable
the clock of an independently powered-down channel.
Otherwise, significant distortion will result on the active
channel. If the clock inputs remain active while in total standby
mode, typical power dissipation of 12 mW will result.
The minimum standby power is achieved when both channels
are placed into full power-down mode (PDWN_A = PDWN_B
= HI). Under this condition, the internal references are powered
down. When either or both of the channel paths are enabled
after a power-down, the wake-up time will be directly related to
the recharging of the REFT and REFB decoupling capacitors
and to the duration of the power-down. Typically, it takes
approximately 5 ms to restore full operation with fully
discharged 0.1 μF and 10 μF decoupling capacitors on REFT
and REFB.
A single channel can be powered down for moderate power
savings. The powered-down channel shuts down internal
circuits, but both the reference buffers and shared reference
remain powered. Because the buffer and voltage reference
remain powered, the wake-up time is reduced to several clock
cycles.
DIGITAL OUTPUTS
The AD9248 output drivers can be configured to interface with
2.5 V or 3.3 V logic families by matching DRVDD to the
digital supply of the interfaced logic. The output drivers are
sized to provide sufficient output current to drive a wide variety
of logic families. However, large drive currents tend to cause
current glitches on the supplies that may affect converter
performance. Applications requiring the ADC to drive large
capacitive loads or large fan-outs may require external buffers
or latches.
相關(guān)PDF資料
PDF描述
AD9260 High-Speed Oversampling CMOS ADC with 16-Bit Resolution at a 2.5 MHz Output Word Rate
AD9260AS High-Speed Oversampling CMOS ADC with 16-Bit Resolution at a 2.5 MHz Output Word Rate
AD9260EB High-Speed Oversampling CMOS ADC with 16-Bit Resolution at a 2.5 MHz Output Word Rate
AD9280ARSRL Complete 8-Bit, 32 MSPS, 95 mW CMOS A/D Converter
AD9280 Complete 8-Bit, 32 MSPS, 95 mW CMOS A/D Converter
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9248BST-65EB 制造商:Analog Devices 功能描述:Evaluation Board For Dual A/D Converter ;14-Bit, 20 MSPS/40 MSPS/65 MSPS 制造商:Analog Devices 功能描述:EVAL BD FOR DUAL A/D CNVRTR ;14BIT, 20 MSPS/40 MSPS/65 MSPS - Bulk
AD9248BST-65EBZ 制造商:Analog Devices 功能描述:Evaluation Board For Dual A/D Converter ;14-Bit, 20 MSPS/40 MSPS/65 MSPS 制造商:Analog Devices 功能描述:BOARD EVAL WITH AD9248BST-65
AD9248BSTZ-20 功能描述:IC ADC 14BIT DUAL 20MSPS 64-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:microPOWER™ 位數(shù):8 采樣率(每秒):1M 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):- 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數(shù)目和類型:8 個單端,單極 產(chǎn)品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
AD9248BSTZ-40 功能描述:IC ADC 14BIT DUAL 40MSPS 64-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個單端,單極;2 個差分,單極 產(chǎn)品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD9248BSTZ-65 功能描述:IC ADC 14BIT DUAL 65MSPS 64LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:microPOWER™ 位數(shù):8 采樣率(每秒):1M 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):- 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數(shù)目和類型:8 個單端,單極 產(chǎn)品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
主站蜘蛛池模板: 河北省| 威宁| 福海县| 大方县| 娄底市| 南和县| 突泉县| 乌海市| 常山县| 张家界市| 平潭县| 郴州市| 新乡市| 洪雅县| 融水| 广汉市| 衡东县| 扎赉特旗| 武安市| 镇沅| 汝阳县| 开江县| 利辛县| 安塞县| 南陵县| 海晏县| 三河市| 高密市| 西宁市| 营山县| 安顺市| 大厂| 昌乐县| 厦门市| 深州市| 乌拉特中旗| 永春县| 兰坪| 黔江区| 微山县| 建瓯市|