欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9446-100PCB
廠商: Analog Devices, Inc.
英文描述: 16-Bit, 80/100 MSPS ADC
中文描述: 16位,80/100 MSPS的模數轉換器
文件頁數: 6/36頁
文件大?。?/td> 952K
代理商: AD9446-100PCB
AD9446
DIGITAL SPECIFICATIONS
AVDD1 = 3.3 V, AVDD2 = 5.0 V, DRVDD = 3.3 V, R
LVDS_BIAS
= 3.74 kΩ, unless otherwise noted.
Table 3.
Parameter
CMOS LOGIC INPUTS (DFS, DCS MODE, OUTPUT MODE)
High Level Input Voltage
Low Level Input Voltage
High Level Input Current
Low Level Input Current
Input Capacitance
DIGITAL OUTPUT BITS—CMOS MODE (D0 to D15, OTR)
1
DRVDD = 3.3 V
High Level Output Voltage
Low Level Output Voltage
DIGITAL OUTPUT BITS—LVDS MODE (D0 to D15, OTR)
V
OD
Differential Output Voltage
2
V
OS
Output Offset Voltage
CLOCK INPUTS (CLK+, CLK)
Differential Input Voltage
Common-Mode Voltage
Input Resistance
Input Capacitance
1
Output voltage levels measured with 5 pF load on each output.
2
LVDS R
TERM
= 100 Ω.
Rev. 0 | Page 6 of 36
Temp
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
AD9446BSVZ-80
Min
Typ
2.0
10
2
3.25
247
1.125
0.2
1.3
1.5
1.1
1.4
2
AD9446BSVZ-100
Min
Typ
2.0
10
2
3.25
247
1.125
0.2
1.3
1.5
1.1
1.4
2
Unit
V
V
μA
μA
pF
V
V
mV
V
V
V
pF
Max
0.8
200
+10
0.2
545
1.375
1.6
1.7
Max
0.8
200
+10
0.2
545
1.375
1.6
1.7
SWITCHING SPECIFICATIONS
AVDD1 = 3.3 V, AVDD2 = 5.0 V, DRVDD = 3.3 V, unless otherwise noted.
Table 4.
Parameter
CLOCK INPUT PARAMETERS
Maximum Conversion Rate
Minimum Conversion Rate
CLK Period
CLK Pulse Width High
1
(t
CLKH
)
CLK Pulse Width Low
1
(t
CLKL
)
DATA OUTPUT PARAMETERS
Output Propagation Delay—CMOS (t
PD
)
2
(Dx, DCO+)
Output Propagation Delay—LVDS (t
PD
)
3
(Dx+), (t
CPD
)
3
(DCO+)
Pipeline Delay (Latency)
Aperture Delay (t
A
)
Aperture Uncertainty (Jitter, t
J
)
Temp
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
AD9446BSVZ-80
Min
Typ
80
12.5
5.0
5.0
3.35
2.1
3.6
13
60
AD9446BSVZ-100
Min
Typ
100
10
4.0
4.0
3.35
2.3
3.6
13
60
Unit
MSPS
MSPS
ns
ns
ns
ns
ns
Cycles
ns
fsec
rms
Max
1
4.8
Max
1
4.8
1
With duty cycle stabilizer (DCS) enabled.
2
Output propagation delay is measured from clock 50% transition to data 50% transition with 5 pF load.
3
LVDS R
TERM
= 100 Ω. Measured from the 50% point of the rising edge of CLK+ to the 50% point of the data transition.
相關PDF資料
PDF描述
AD9446-80LVDS 16-Bit, 80/100 MSPS ADC
AD9446-80PCB 16-Bit, 80/100 MSPS ADC
AD9480 8-Bit, 250 MSPS 3.3 V A/D Converter
AD9480-LVDS-PCB3 8-Bit, 250 MSPS 3.3 V A/D Converter
AD9480ASUZ-2501 8-Bit, 250 MSPS 3.3 V A/D Converter
相關代理商/技術參數
參數描述
AD9446-80LVDS 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit, 80/100 MSPS ADC
AD9446-80LVDS/PCB 制造商:Analog Devices 功能描述:EVAL KIT FOR 16BIT, 80/100 MSPS ADC - Bulk
AD9446-80LVDS/PCBZ 制造商:Analog Devices 功能描述:Evaluation Board For AD9446-80 制造商:Analog Devices 功能描述:16-BIT 180MSPS ADC EVAL BD - Bulk
AD9446-80LVDSPCB 制造商:AD 制造商全稱:Analog Devices 功能描述:High Speed ADC USB FIFO Evaluation Kit
AD9446-80PCB 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit, 80/100 MSPS ADC
主站蜘蛛池模板: 台安县| 陆河县| 大同市| 依兰县| 仁化县| 英山县| 江川县| 高清| 射洪县| 莱芜市| 务川| 南部县| 应城市| 邛崃市| 通化县| 阿巴嘎旗| 浦北县| 南部县| 河南省| 汉中市| 涞水县| 肥西县| 女性| 吉隆县| 贡觉县| 丘北县| 调兵山市| 哈尔滨市| 莱州市| 乌拉特后旗| 隆化县| 津南区| 晋宁县| 自治县| 洛隆县| 海宁市| 北京市| 堆龙德庆县| 乃东县| 万州区| 望奎县|