欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD9767ASTZ
廠商: Analog Devices Inc
文件頁數(shù): 1/44頁
文件大小: 0K
描述: IC DAC 14BIT DUAL 125MSPS 48LQFP
產品培訓模塊: DAC Architectures
標準包裝: 1
系列: TxDAC+®
設置時間: 35ns
位數(shù): 14
數(shù)據接口: 并聯(lián)
轉換器數(shù)目: 2
電壓電源: 模擬和數(shù)字
功率耗散(最大): 450mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應商設備封裝: 48-LQFP(7x7)
包裝: 托盤
輸出數(shù)目和類型: 4 電流,單極;4 電流,雙極
采樣率(每秒): 125M
產品目錄頁面: 785 (CN2011-ZH PDF)
配用: AD9767-EBZ-ND - BOARD EVAL FOR AD9767
10-/12-/14-Bit, 125 MSPS
Dual TxDAC+ Digital-to-Analog Converters
Data Sheet
FEATURES
10-/12-/14-bit dual transmit digital-to-analog converters (DACs)
125 MSPS update rate
Excellent SFDR to Nyquist @ 5 MHz output: 75 dBc
Excellent gain and offset matching: 0.1%
Fully independent or single-resistor gain control
Dual-port or interleaved data
On-chip 1.2 V reference
5 V or 3.3 V operation
Power dissipation: 380 mW @ 5 V
Power-down mode: 50 mW @ 5 V
48-lead LQFP
APPLICATIONS
Communications
Base stations
Digital synthesis
Quadrature modulation
3D ultrasound
GENERAL DESCRIPTION
The AD9763/AD9765/AD9767 are dual-port, high speed,
2-channel, 10-/12-/14-bit CMOS DACs. Each part integrates
two high quality TxDAC+ cores, a voltage reference, and digital
interface circuitry into a small 48-lead LQFP. The AD9763/
AD9765/AD9767 offer exceptional ac and dc performance
while supporting update rates of up to 125 MSPS.
The AD9763/AD9765/AD9767 have been optimized for
processing I and Q data in communications applications. The
digital interface consists of two double-buffered latches as well
as control logic. Separate write inputs allow data to be written to
the two DAC ports independent of one another. Separate clocks
control the update rate of the DACs.
A mode control pin allows the AD9763/AD9765/AD9767 to
interface to two separate data ports, or to a single interleaved
high speed data port. In interleaving mode, the input data
stream is demuxed into its original I and Q data and then
latched. The I and Q data is then converted by the two DACs
and updated at half the input data rate.
The GAINCTRL pin allows two modes for setting the full-scale
current (IOUTFS) of the two DACs. IOUTFS for each DAC can be set
independently using two external resistors, or IOUTFS for both
DACs can be set by using a single external resistor. See the
Gain Control Mode section for important date code
information on this feature.
FUNCTIONAL BLOCK DIAGRAM
1
LATCH
1
DAC
BIAS
GENERATOR
SLEEP
DIGITAL
INTERFACE
AD9763/
AD9765/
AD9767
PORT1
PORT2
MODE
2
DAC
2
LATCH
IOUTB2
IOUTA2
IOUTB1
IOUTA1
CLK1
AVDD ACOM
GAINCTRL
FSADJ2
FSADJ1
REFIO
REFERENCE
00
61
7-
0
01
WRT1/IQWRT
WRT2/IQSEL
CLK2/IQ RESET
DCOM1/
DCOM2
DVDD1/
DVDD2
Figure 1.
The DACs utilize a segmented current source architecture
combined with a proprietary switching technique to reduce
glitch energy and maximize dynamic accuracy. Each DAC provides
differential current output, thus supporting single-ended or dif-
ferential applications. Both DACs of the AD9763, AD9765, or
AD9767 can be simultaneously updated and can provide a
nominal full-scale current of 20 mA. The full-scale currents
between each DAC are matched to within 0.1%.
The AD9763/AD9765/AD9767 are manufactured on an
advanced, low cost CMOS process. They operate from a single
supply of 3.3 V to 5 V and consume 380 mW of power.
PRODUCT HIGHLIGHTS
1.
The AD9763/AD9765/AD9767 are members of a pin-
compatible family of dual TxDACs providing 8-, 10-, 12-,
and 14-bit resolution.
2.
Dual 10-/12-/14-Bit, 125 MSPS DACs. A pair of high
performance DACs for each part is optimized for low
distortion performance and provides flexible transmission
of I and Q information.
3.
Matching. Gain matching is typically 0.1% of full scale, and
offset error is better than 0.02%.
4.
Low Power. Complete CMOS dual DAC function operates on
380 mW from a 3.3 V to 5 V single supply. The DAC full-scale
current can be reduced for lower power operation, and a sleep
mode is provided for low power idle periods.
5.
On-Chip Voltage Reference. The AD9763/AD9765/AD9767
each include a 1.20 V temperature-compensated band gap
voltage reference.
6.
Dual 10-/12-/14-Bit Inputs. The AD9763/AD9765/AD9767
each feature a flexible dual-port interface, allowing dual or
interleaved input data.
Rev. G
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibilityis assumedbyAnalogDevicesforitsuse,norforanyinfringements of patents or other
rightsofthirdpartiesthatmayresultfromitsuse.Specificationssubjecttochangewithoutnotice.No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarksandregisteredtrademarksarethepropertyoftheirrespectiveowners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.461.3113
1999-2011 Analog Devices, Inc. All rights reserved.
相關PDF資料
PDF描述
CS3106A-28-84P CONN PLUG 9POS STRAIGHT W/PINS
VE-24R-MY-F3 CONVERTER MOD DC/DC 7.5V 50W
AD767JNZ IC DAC 12BIT 24-DIP
MS27499E24B4P CONN RCPT 56POS BOX MNT W/PINS
LTC2610CGN#PBF IC DAC OCTAL R-R 14BIT 16SSOP
相關代理商/技術參數(shù)
參數(shù)描述
AD9767ASTZ 制造商:Analog Devices 功能描述:D/A CONVERTER (D-A) IC ((NW))
AD9767ASTZAIRBUS 制造商:Analog Devices 功能描述:
AD9767ASTZKL1 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
AD9767ASTZRL 功能描述:IC DAC 14BIT DUAL 125MSPS 48LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據采集 - 數(shù)模轉換器 系列:TxDAC+® 產品培訓模塊:Data Converter Fundamentals DAC Architectures 標準包裝:750 系列:- 設置時間:7µs 位數(shù):16 數(shù)據接口:并聯(lián) 轉換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應商設備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD9767-EB 制造商:Analog Devices 功能描述:
主站蜘蛛池模板: 民勤县| 迁西县| 高雄县| 江永县| 安陆市| 南宫市| 社旗县| 宁强县| 兴仁县| 徐闻县| 竹山县| 即墨市| 苏州市| 中西区| 江达县| 高陵县| 日喀则市| 简阳市| 岳西县| 汉源县| 酒泉市| 潞西市| 谷城县| 得荣县| 哈密市| 仁寿县| 沙湾县| 彩票| 临桂县| 明水县| 偃师市| 奇台县| 纳雍县| 天峨县| 治多县| 柳林县| 祁门县| 修文县| 高要市| 武平县| 宁波市|