欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9843A
廠商: Analog Devices, Inc.
英文描述: Complete 10-Bit 20 MSPS CCD Signal Processor
中文描述: 完整的10位20 MSPS的CCD信號處理器
文件頁數: 12/16頁
文件大小: 170K
代理商: AD9843A
AD9843A
–12–
REV. 0
2dB TO 36dB
CLPDM
CCDIN
10
DIGITAL
FILTERING
CLPOB
DC RESTORE
INPUT OFFSET
CLAMP
OPTICAL BLACK
CLAMP
0 TO 64 LSB
0.1 F
DOUT
10-BIT
ADC
VGA
8-BIT
DAC
8
VGA GAIN
REGISTER
10
CDS
2dB TO +10dB
INTERNAL
V
REF
2V FULL SCALE
CDS GAIN
REGISTER
6
CLAMP LEVEL
REGISTER
Figure 11. CCD-Mode Block Diagram
CIRCUIT DESCRIPTION AND OPERATION
The AD9843A signal processing chain is shown in Figure 11.
Each processing step is essential in achieving a high-quality
image from the raw CCD pixel data.
DC Restore
To reduce the large dc offset of the CCD output signal, a
dc-restore circuit is used with an external 0.1
μ
F series-coupling
capacitor. This restores the dc level of the CCD signal to approxi-
mately 1.5 V, to be compatible with the 3 V single supply of
the AD9843A.
Correlated Double Sampler
The CDS circuit samples each CCD pixel twice to extract the
video information and reject low-frequency noise. The timing
shown in Figure 5 illustrates how the two CDS clocks, SHP
and SHD, are used to sample the reference level and data level
of the CCD signal respectively. The CCD signal is sampled on
the rising edges of SHP and SHD. Placement of these two clock
signals is critical in achieving the best performance from the CCD.
An internal SHP/SHD delay (t
ID
) of 3 ns is caused by internal
propagation delays.
The CDS stage has a default gain of 4 dB, but uses a unique
architecture that allows the CDS gain to be varied. Using the
CDS Gain Register, the gain-of is programmable from –2 dB to
+10 dB in 64 steps, using two’s complement coding. The CDS
Gain curve is shown in Figure 12. To change the gain of the
CDS using the CDS Gain Register, the Control Register Bit D3
must be set high (CDS Gain Enabled). The default gain setting
when bit Control Register bit D3 is low (CDS Gain Disabled) is
4 dB. See Tables V and VI for more details.
A CDS gain of 4 dB provides some front-end signal gain and
improves the overall signal-to-noise ratio. This gain setting
works very well in most applications, and the CCD-Mode
Specifications use this default gain setting. However, the CDS
gain may be varied to optimize the AD9843A operation in a
particular application. Increased CDS gain can be useful with
low output level CCDs, while decreased CDS gain allows the
AD9843A to accept CCD signal swings greater than 1 V p-p.
Table VII summarizes some example CDS gain settings for
different maximum signal swings. The CDS Gain Register may
also be used “on the fly” to provide a +6 dB boost or –6 dB
attenuation when setting exposure levels. It is best to keep the
CDS
output
level
from exceeding 1.5 V~1.6 V.
Table VII. Example CDS Gain Settings
Recommended
Gain Range
Max Input Signal
Register Code Range
250 mV p-p
500 mV p-p
800 mV p-p
1 V p-p
1.25 V p-p
1.5 V p-p
8 to 10 dB
6 to 8 dB
4 to 6 dB
2 to 4 dB
0 to 2 dB
–2 to 0 dB
21 to 31
10 to 21
63 to 10
53 to 63
42 to 53
32 to 42
CDS GAIN REGISTER CODE
10
32
C
40
48
56
0
8
16
24
31
8
6
4
2
0
-2
(100000)
(011111)
Figure 12. CDS Gain Curve
Input Clamp
A line-rate input clamping circuit is used to remove the CCD’s
optical black offset. This offset exists in the CCD’s shielded
black reference pixels. Unlike some AFE architectures, the
AD9843A removes this offset in the input stage to minimize the
effect of a gain change on the system black level, usually called
the “gain step.” Another advantage of removing this offset at the
input stage is to maximize system headroom. Some area CCDs
have large black level offset voltages, which, if not corrected at
the input stage, can significantly reduce the available headroom
in the internal circuitry when higher VGA gain settings are used.
Horizontal timing is shown in Figure 6. It is recommended
that the CLPDM pulse be used during valid CCD dark pixels.
CLPDM may be used during the optical black pixels, either
相關PDF資料
PDF描述
AD9843AJST Complete 10-Bit 20 MSPS CCD Signal Processor
AD9844 Complete 12-Bit 20 MSPS CCD Signal Processor
AD9844A Complete 12-Bit 20 MSPS CCD Signal Processor
AD9844AJST Complete 12-Bit 20 MSPS CCD Signal Processor
AD9845B Complete 12-Bit 30 MSPS CCD Signal Processor
相關代理商/技術參數
參數描述
AD9843AJST 制造商:Analog Devices 功能描述:AFE Video 1ADC 10-Bit 3.3V 48-Pin LQFP 制造商:Analog Devices 功能描述:AFE VID 1ADC 10-BIT 3.3V 48LQFP - Bulk 制造商:Rochester Electronics LLC 功能描述:10 BIT 20 MSPS CCD SIGNAL PROCESSOR - Bulk
AD9843AJSTRL 制造商:Analog Devices 功能描述:AFE Video 1ADC 10-Bit 3.3V 48-Pin LQFP T/R 制造商:Analog Devices 功能描述:AFE VID 1ADC 10-BIT 3.3V 48LQFP - Tape and Reel 制造商:Rochester Electronics LLC 功能描述:10 BIT 20 MSPS CCD SIGNAL PROCESSOR - Tape and Reel
AD9843AJSTZ 制造商:Analog Devices 功能描述:AFE Video 1ADC 10-Bit 3.3V 48-Pin LQFP 制造商:Analog Devices 功能描述:IC 10-BIT SIGNAL PROCESSOR
AD9843AJSTZRL 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
AD9843-EB 制造商:Analog Devices 功能描述:Evaluation Board For AD9843 制造商:Analog Devices 功能描述:10 BIT 18 MHZ ANALOG FRONT END W/O PXGA - Bulk
主站蜘蛛池模板: 蕲春县| 杨浦区| 合肥市| 宿州市| 萨嘎县| 江城| 兴和县| 定西市| 乌审旗| 海宁市| 仁怀市| 富宁县| 乐亭县| 梓潼县| 澄江县| 广宗县| 乌拉特后旗| 鄂伦春自治旗| 安顺市| 五常市| 双流县| 长白| 朝阳市| 扎囊县| 徐州市| 广河县| 读书| 阿拉善右旗| 库尔勒市| 陵川县| 定边县| 桃园县| 泾源县| 武功县| 黄冈市| 日土县| 乌苏市| 本溪| 土默特左旗| 江陵县| 泸水县|