欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): AD9843AJST
廠商: ANALOG DEVICES INC
元件分類: 消費(fèi)家電
英文描述: Complete 10-Bit 20 MSPS CCD Signal Processor
中文描述: SPECIALTY CONSUMER CIRCUIT, PQFP48
封裝: PLASTIC, LQFP-48
文件頁數(shù): 7/16頁
文件大小: 170K
代理商: AD9843AJST
AD9843A
–7–
REV. 0
DEFINITIONS OF SPECIFICATIONS
DIFFERENTIAL NONLINEARITY (DNL)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Thus every code
must have a finite width. No missing codes guaranteed to 10-bit
resolution indicates that all 1024 codes, respectively, must be
present over all operating conditions.
PEAK NONLINEARITY
Peak nonlinearity, a full signal chain specification, refers to
the peak deviation of the output of the AD9843A from a true
straight line. The point used as “zero scale” occurs 1/2 LSB
before the first code transition. “Positive full scale” is defined
as a Level 1, 1/2 LSB beyond the last code transition. The devia-
tion is measured from the middle of each particular output
code to the true straight line. The error is then expressed as a
percentage of the 2 V ADC full-scale signal. The input signal is
always appropriately gained up to fill the ADC’s full-scale range.
TOTAL OUTPUT NOISE
The rms output noise is measured using histogram techniques.
The standard deviation of the ADC output codes is calculated
in LSB, and represents the rms noise level of the total signal
chain at the specified gain setting. The output noise can be
converted to an equivalent voltage, using the relationship 1 LSB
= (ADC Full Scale/2
N
codes) when N is the bit resolution of the
ADC. For the AD9843A, 1 LSB is 2 mV.
POWER SUPPLY REJECTION (PSR)
The PSR is measured with a step change applied to the supply
pins. This represents a very high-frequency disturbance on the
AD9843A’s power supply. The PSR specification is calculated
from the change in the data outputs for a given step change in
the supply voltage.
INTERNAL DELAY FOR SHP/SHD
The internal delay (also called aperture delay) is the time delay
that occurs from when a sampling edge is applied to the AD9843A
until the actual sample of the input signal is held. Both SHP and
SHD sample the input signal during the transition from low to
high, so the internal delay is measured from each clock’s rising
edge to the instant the actual internal sample is taken.
EQUIVALENT INPUT CIRCUITS
330
DVDD
DVSS
Figure 1. Digital Inputs—SHP, SHD, DATACLK, CLPOB,
CLPDM, HD, VD, PBLK, SCK, SL
DVDD
DVSS
DRVSS
DRVDD
THREE-
STATE
DATA
DOUT
Figure 2. Data Outputs
ACVDD
ACVSS
ACVSS
Figure 3. CCDIN (Pin 30)
330
DVDD
DVDD
DVSS
DATA IN
RNW
DATA OUT
DVSS
DVSS
Figure 4. SDATA (Pin 47)
相關(guān)PDF資料
PDF描述
AD9844 Complete 12-Bit 20 MSPS CCD Signal Processor
AD9844A Complete 12-Bit 20 MSPS CCD Signal Processor
AD9844AJST Complete 12-Bit 20 MSPS CCD Signal Processor
AD9845B Complete 12-Bit 30 MSPS CCD Signal Processor
AD9845BJST Complete 12-Bit 30 MSPS CCD Signal Processor
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9843AJSTRL 制造商:Analog Devices 功能描述:AFE Video 1ADC 10-Bit 3.3V 48-Pin LQFP T/R 制造商:Analog Devices 功能描述:AFE VID 1ADC 10-BIT 3.3V 48LQFP - Tape and Reel 制造商:Rochester Electronics LLC 功能描述:10 BIT 20 MSPS CCD SIGNAL PROCESSOR - Tape and Reel
AD9843AJSTZ 制造商:Analog Devices 功能描述:AFE Video 1ADC 10-Bit 3.3V 48-Pin LQFP 制造商:Analog Devices 功能描述:IC 10-BIT SIGNAL PROCESSOR
AD9843AJSTZRL 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
AD9843-EB 制造商:Analog Devices 功能描述:Evaluation Board For AD9843 制造商:Analog Devices 功能描述:10 BIT 18 MHZ ANALOG FRONT END W/O PXGA - Bulk
AD9843JST 制造商:Rochester Electronics LLC 功能描述:- Bulk
主站蜘蛛池模板: 钟山县| 阿拉尔市| 志丹县| 务川| 饶阳县| 乐东| 措美县| 仪征市| 璧山县| 紫金县| 临猗县| 个旧市| 无锡市| 龙南县| 宜君县| 安新县| 邵武市| 汉源县| 屏东县| 本溪市| 舒兰市| 乐山市| 山东省| 星座| 焉耆| 新民市| 满城县| 江城| 毕节市| 濮阳市| 凤凰县| 长沙县| 晋江市| 乌兰察布市| 新郑市| 黑龙江省| 仁怀市| 东阿县| 嵩明县| 无为县| 开江县|