欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9845
廠商: Analog Devices, Inc.
英文描述: Complete 12-Bit 30 MSPS CCD Signal Processor
中文描述: 完整的12位30 MSPS的CCD信號處理器
文件頁數: 17/22頁
文件大小: 252K
代理商: AD9845
REV. 0
AD9845A
–17–
CIRCUIT DESCRIPTION AND OPERATION
The AD9845A signal processing chain is shown in Figure 25.
Each processing step is essential in achieving a high-quality
image from the raw CCD pixel data.
DC Restore
To reduce the large dc offset of the CCD output signal, a dc-
restore circuit is used with an external 0.1 μF series coupling
capacitor. This restores the dc level of the CCD signal to approxi-
mately 1.5 V, to be compatible with the 3 V single supply of
the AD9845A.
Correlated Double Sampler
The CDS circuit samples each CCD pixel twice to extract the
video information and reject low-frequency noise. The timing
shown in Figure 5 illustrates how the two CDS clocks, SHP
and SHD, are used to sample the reference level and data level
of the CCD signal respectively. The CCD signal is sampled on
the rising edges of SHP and SHD. Placement of these two clock
signals is critical in achieving the best performance from the CCD.
An internal SHP/SHD delay (t
ID
) of 3 ns is caused by internal
propagation delays.
Input Clamp
A line-rate input clamping circuit is used to remove the CCD’s
optical black offset. This offset exists in the CCD’s shielded black
reference pixels. Unlike some AFE architectures, the AD9845A
removes this offset in the input stage to minimize the effect of a
gain change on the system black level, usually called the “gain
step.” Another advantage of removing this offset at the input
stage is to maximize system headroom. Some area CCDs have
large black level offset voltages, which, if not corrected at the
input stage, can significantly reduce the available headroom in
the internal circuitry when higher VGA gain settings are used.
Horizontal timing is shown in Figure 6. It is recommended
that the CLPDM pulse be used during valid CCD dark pixels.
CLPDM may be used during the optical black pixels, either
together with CLPOB or separately. The CLPDM pulse should
be a minimum of 4 pixels wide.
PxGA
The
PxGA
provides separate gain adjustment for the individual
color pixels. A programmable gain amplifier with four separate
values, the
PxGA
has the capability to “multiplex” its gain value
on a pixel-to-pixel basis. This allows lower output color pixels to
be gained up to match higher output color pixels. Also, the
PxGA
may be used to adjust the colors for white balance, reducing the
amount of digital processing that is needed. The four different gain
values are switched according to the “Color Steering” circuitry.
Seven different color steering modes for different types of CCD
color filter arrays are programmed in the AD984x’s Control Regis-
ter. For example, Mosaic Separate steering mode accommodates
the popular “Bayer” arrangement of Red, Green, and Blue filters
(see Figure 26).
2dB TO 36dB
CLPDM
CCDIN
DIGITAL
FILTERING
CLPOB
DC RESTORE
OPTICAL BLACK
CLAMP
0.1 F
DOUT
12-BIT
ADC
VGA
8-BIT
DAC
CLAMP LEVEL
REGISTER
8
VGA GAIN
REGISTER
10
CDS
INPUT OFFSET
CLAMP
INTERNAL
V
REF
2V FULL SCALE
COLOR
STEERING
4:1
MUX
3
GAIN0
GAIN1
GAIN2
GAIN3
PxGA
2dB TO +10dB
PxGA
MODE
SELECTION
2
6
VD
HD
PxGA
GAIN
REGISTERS
12
Figure 25. CCD-Mode Block Diagram
相關PDF資料
PDF描述
AD9845A Complete 12-Bit 30 MSPS CCD Signal Processor
AD9845AJST Complete 12-Bit 30 MSPS CCD Signal Processor
AD9846A Complete 10-Bit 30 MSPS CCD Signal Processor
AD9846AJST Complete 10-Bit 30 MSPS CCD Signal Processor
AD9847 10-Bit 40 MSPS CCD Signal Processor with Integrated Timing Driver
相關代理商/技術參數
參數描述
AD9845A 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 12-Bit 30 MSPS CCD Signal Processor
AD9845AJST 制造商:Analog Devices 功能描述:CCD Signal Processor 48-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:12 BIT 30 MHZ AFE NO PXGA - Bulk
AD9845AJSTRL 制造商:Analog Devices 功能描述:CCD Signal Processor 48-Pin LQFP T/R 制造商:Analog Devices 功能描述:CCD SGNL PROCESSOR 48LQFP - Tape and Reel
AD9845B 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 12-Bit 30 MSPS CCD Signal Processor
AD9845BJST 制造商:Analog Devices 功能描述:CCD SGNL PROCESSOR 48LQFP - Trays 制造商:Rochester Electronics LLC 功能描述:
主站蜘蛛池模板: 额敏县| 吴川市| 濮阳县| 方城县| 桐庐县| 新化县| 怀柔区| 库车县| 炉霍县| 大邑县| 富裕县| 遂昌县| 施秉县| 剑河县| 清流县| 镇雄县| 施秉县| 凤冈县| 镇平县| 赤水市| 凯里市| 信阳市| 万安县| 海兴县| 康定县| 牡丹江市| 邢台县| 安义县| 阳曲县| 湟源县| 河西区| 铜陵市| 织金县| 忻城县| 建宁县| 白银市| 佛坪县| 河北区| 望城县| 西丰县| 泊头市|