欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD9883ABST-140
廠商: ANALOG DEVICES INC
元件分類: 消費家電
英文描述: 110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
中文描述: SPECIALTY CONSUMER CIRCUIT, PQFP80
封裝: PLASTIC, MS-026BEC, LQFP-80
文件頁數(shù): 18/28頁
文件大?。?/td> 229K
代理商: AD9883ABST-140
REV. B
AD9883A
–18–
04
7–3
A 5-bit value that adjusts the sampling phase in 32 steps
across one pixel time. Each step represents an 11.25
°
shift
in sampling phase.
The power-up default value is 16.
Clock Phase Adjust
CLAMP TIMING
05
7–0
An 8-bit register that sets the position of the internally
generated clamp.
When Clamp Function (Register 0FH, Bit 7) = 0, a clamp
signal is generated internally, at a position established by
the clamp placement and for a duration set by the clamp
duration. Clamping is started (Clamp Placement) pixel
periods after the trailing edge of Hsync. The clamp placement
may be programmed to any value between 1 and 255.
The clamp should be placed during a time that the input
signal presents a stable black-level reference, usually the
back porch period between Hsync and the image.
When Clamp Function = 1, this register is ignored.
06
7–0
Clamp Duration
An 8-bit register that sets the duration of the internally
generated clamp.
For the best results, the clamp duration should be set to
include the majority of the black reference signal time that
follows the Hsync signal trailing edge. Insufficient clamping
time can produce brightness changes at the top of the screen,
and a slow recovery from large changes in the average picture
level (APL), or brightness.
When Clamp Function = 1, this register is ignored.
Hsync PULSEWIDTH
07
7–0
Hsync Output Pulsewidth
An 8-bit register that sets the duration of the Hsync
output pulse.
The leading edge of the Hsync output is triggered by the
internally generated, phase-adjusted PLL feedback clock.
The AD9883A then counts a number of pixel clocks equal
to the value in this register. This triggers the trailing edge
of the Hsync output, which is also phase adjusted.
Clamp Placement
INPUT GAIN
08
7–0
An 8-bit word that sets the gain of the Red channel.
The AD9883A can accommodate input signals with a
full-scale range of between 0.5 V and 1.0 V p-p. Setting
REDGAIN to 255 corresponds to a 1.0 V input range.
A REDGAIN of 0 establishes a 0.5 V input range. Note
that increasing REDGAIN results in the picture having less
contrast (the input signal uses fewer of the available
converter codes). See Figure 2.
09
7–0
Green Channel Gain Adjust
An 8-bit word that sets the gain of the Green channel. See
REDGAIN (08).
0A
7–0
Blue Channel Gain Adjust
An 8-bit word that sets the gain of the Blue channel. See
REDGAIN (08).
Red Channel Gain Adjust
INPUT OFFSET
0B
7–1
A 7-bit offset binary word that sets the dc offset of the Red
channel. One LSB of offset adjustment equals approximately
one LSB change in the ADC offset. Therefore, the absolute
magnitude of the offset adjustment scales as the gain of the
channel is changed. A nominal setting of 63 results in the
channel nominally clamping the back porch (during the
clamping interval) to Code 00. An offset setting of 127 results
in the channel clamping to Code 64 of the ADC. An offset
setting of 0 clamps to Code –63 (off the bottom of the
range). Increasing the value of Red Offset
decreases
the
brightness of the channel.
0C
7–1
Green Channel Offset Adjust
A 7-bit offset binary word that sets the dc offset of the
Green channel. See REDOFST (0B).
0D
7–1
Blue Channel Offset Adjust
A 7-bit offset binary word that sets the dc offset of the
Green channel. See REDOFST (0B).
Red Channel Offset Adjust
MODE CONTROL 1
0E
7
Hsync Input Polarity Override
This register is used to override the internal circuitry
that determines the polarity of the Hsync signal going
into the PLL.
Table IX. Hsync Input Polarity Override Settings
Override Bit
Function
0
1
Hsync Polarity Determined by Chip
Hsync Polarity Determined by User
The default for Hsync polarity override is 0 (polarity
determined by chip).
6
HSPOL Hsync Input Polarity
A bit that must be set to indicate the polarity of the
Hsync signal that is applied to the PLL Hsync input.
0E
Table X. Hsync Input Polarity Settings
HSPOL
Function
0
1
Active Low
Active High
Active Low means the leading edge of the Hsync pulse
is negative going. All timing is based on the leading edge
of Hsync, which is the falling edge. The rising edge has no
effect.
Active high is inverted from the traditional Hsync, with
a positive-going pulse. This means that timing will be
based on the leading edge of Hsync, which is now the
rising edge.
The device will operate if this bit is set incorrectly, but the
internally generated clamp position, as established by
Clamp Placement (Register 05H), will not be placed as
expected, which may generate clamping errors.
The power-up default value is HSPOL = 1.
相關(guān)PDF資料
PDF描述
AD9883AKSTZ-110 110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
AD9883AKSTZ-140 110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
AD9883KST-110 110 MSPS Analog Interface for Flat Panel Displays
AD9883 110 MSPS Analog Interface for Flat Panel Displays
AD9886 Analog Interface for Flat Panel Displays
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9883ABST-RL110 制造商:Analog Devices 功能描述:ADC Triple 110Msps 8-bit Parallel 80-Pin LQFP T/R
AD9883ABST-RL140 制造商:Analog Devices 功能描述:ADC Triple 140Msps 8-bit Parallel 80-Pin LQFP T/R
AD9883ABSTZ-110 功能描述:IC FLAT PANEL INTERFACE 80-LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 特色產(chǎn)品:NXP - I2C Interface 標準包裝:1 系列:- 應(yīng)用:2 通道 I²C 多路復用器 接口:I²C,SM 總線 電源電壓:2.3 V ~ 5.5 V 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:剪切帶 (CT) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:825 (CN2011-ZH PDF) 其它名稱:568-1854-1
AD9883ABSTZ-140 功能描述:IC INTERFACE FLAT 140MHZ 80LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 特色產(chǎn)品:NXP - I2C Interface 標準包裝:1 系列:- 應(yīng)用:2 通道 I²C 多路復用器 接口:I²C,SM 總線 電源電壓:2.3 V ~ 5.5 V 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:剪切帶 (CT) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:825 (CN2011-ZH PDF) 其它名稱:568-1854-1
AD9883ABSTZ-RL110 功能描述:IC INTERFACE FLAT 110MHZ 80LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 特色產(chǎn)品:NXP - I2C Interface 標準包裝:1 系列:- 應(yīng)用:2 通道 I²C 多路復用器 接口:I²C,SM 總線 電源電壓:2.3 V ~ 5.5 V 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:剪切帶 (CT) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:825 (CN2011-ZH PDF) 其它名稱:568-1854-1
主站蜘蛛池模板: 襄垣县| 芜湖县| 筠连县| 沙湾县| 普安县| 深水埗区| 英超| 临夏市| 临湘市| 榆社县| 平利县| 北碚区| 安图县| 怀化市| 阿拉善右旗| 沁源县| 苍山县| 巩留县| 金湖县| 瑞安市| 桃园县| 报价| 满洲里市| 开封县| 邵东县| 西和县| 惠来县| 安陆市| 大余县| 武城县| 乌海市| 深泽县| 桃园县| 河源市| 常熟市| 江孜县| 鹤壁市| 永平县| 十堰市| 肃南| 越西县|