欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD9943KCPZ
廠商: ANALOG DEVICES INC
元件分類: 消費(fèi)家電
英文描述: Complete 10-Bit and 12-Bit, 25 MHz CCD Signal Processors
中文描述: SPECIALTY CONSUMER CIRCUIT, QCC32
封裝: 5 X 5 MM, LEAD FREE, MO-220-VHHD-2, LFCSP-32
文件頁數(shù): 10/20頁
文件大小: 485K
代理商: AD9943KCPZ
AD9943/AD9944
TERMINOLOGY
Rev. B | Page 10 of 20
Differential Nonlinearity (DNL)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Therefore
every code must have a finite width. No missing codes
guaranteed to 10-bit resolution indicates that all 1024 codes,
respectively, must be present over all operating conditions.
Peak Nonlinearity
Peak nonlinearity, a full-signal chain specification, refers to the
peak deviation of the output of the AD9943/AD9944 from a
true straight line. The point used as zero scale occurs 1/2 LSB
before the first code transition. Positive full scale is defined as a
level 1 1/2 LSB beyond the last code transition. The deviation is
measured from the middle of each particular output code to the
true straight line. The error is then expressed as a percentage of
the 2 V ADC full-scale signal. The input signal is always
appropriately gained up to fill the ADC’s full-scale range.
Total Output Noise
The rms output noise is measured using histogram techniques.
The standard deviation of the ADC output codes is calculated
in LSB and represents the rms noise level of the total signal
chain at the specified gain setting. The output noise can be
converted to an equivalent voltage, using the relationship
(
codes
Scale
Full
ADC
2
LSB
1
=
)
N
where
N
is the bit resolution of the ADC. For example, 1 LSB of
the AD9943 is 1.95 mV.
Power Supply Rejection (PSR)
The PSR is measured with a step change applied to the supply
pins. This represents a very high frequency disturbance on the
AD9943/AD9944’s power supply. The PSR specification is
calculated from the change in the data outputs for a given
step change in the supply voltage.
Internal Delay for SHP/SHD
The internal delay (also called aperture delay) is the time delay
that occurs from the time a sampling edge is applied to the
AD9943/AD9944 until the actual sample of the input signal is
held. Both SHP and SHD sample the input signal during the
transition from low to high, so the internal delay is measured
from each clock’s rising edge to the instant the actual internal
sample is taken.
相關(guān)PDF資料
PDF描述
AD9945KCPZ Complete 12-Bit 40 MHz CCD Signal Processor
AD9945KCPZRL7 Complete 12-Bit 40 MHz CCD Signal Processor
AD9945 Complete 12-Bit 40 MHz CCD Signal Processor
AD9945KCP Complete 12-Bit 40 MHz CCD Signal Processor
AD9945KCPRL Complete 12-Bit 40 MHz CCD Signal Processor
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9943KCPZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 10-Bit and 12-Bit, 25 MHz CCD Signal Processors
AD9943KCPZRL 功能描述:IC CCD SIGNAL PROCESS 32LFCSP TR RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關(guān)文件:Automotive Product Guide 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:20-TSSOP 包裝:管件
AD9943KCPZRL1 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 10-Bit and 12-Bit, 25 MHz CCD Signal Processors
AD9943-WAFER 功能描述:IC CCD SIGNAL PROCESSOR 制造商:analog devices inc. 系列:- 包裝:散裝 零件狀態(tài):上次購買時(shí)間 類型:CCD 信號處理器,10 位 輸入類型:邏輯 輸出類型:邏輯 接口:3 線串口 電流 - 電源:- 工作溫度:-20°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:模具 供應(yīng)商器件封裝:模具 標(biāo)準(zhǔn)包裝:1
AD9944 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 10-Bit and 12-Bit, 25 MHz CCD Signal Processors
主站蜘蛛池模板: 青浦区| 长兴县| 上犹县| 营口市| 吉隆县| 邢台县| 大庆市| 昌吉市| 荃湾区| 昆明市| 上栗县| 彰化市| 黎川县| 肥乡县| 治县。| 枣强县| 花垣县| 青海省| 大同市| 商城县| 甘洛县| 巴林左旗| 普宁市| 白沙| 台北县| 抚宁县| 安国市| 尚志市| 玉环县| 苏尼特右旗| 东山县| 新民市| 锡林浩特市| 建昌县| 尉犁县| 台山市| 公主岭市| 峨眉山市| 平阴县| 施甸县| 阳信县|