欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): AD9945KCPZ2
廠商: Analog Devices, Inc.
英文描述: Complete 12-Bit 40 MHz CCD Signal Processor
中文描述: 完整的12位40 MHz的CCD信號(hào)處理器
文件頁(yè)數(shù): 6/16頁(yè)
文件大小: 217K
代理商: AD9945KCPZ2
REV. A
–6–
AD9945
EQUIVALENT INPUT CIRCUITS
330
DVDD
DVSS
Figure 1. Digital Inputs—SHP, SHD,
DATACLK, CLPOB, PBLK, SCK, SL, SDATA
DVDD
DVSS
DRVSS
DRVDD
THREE-
STATE
DATA
DOUT
Figure 2. Data Outputs—D0 to D11
60
AVDD
AVSS
AVSS
Figure 3. CCDIN (Pin 22)
DEFINITIONS OF SPECIFICATIONS
Differential Nonlinearity (DNL)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Thus, every
code must have a finite width. No missing codes guaranteed to
12-bit resolution indicates that all 4096 codes must be present
over all operating conditions.
Peak Nonlinearity
Peak nonlinearity, a full signal chain specification, refers to the
peak deviation of the output of the AD9945 from a true straight
line. The point used as zero scale occurs 1/2 LSB before the first
code transition. Positive full scale is defined as a level 1 1/2 LSB
beyond the last code transition. The deviation is measured from
the middle of each particular output code to the true straight line.
The error is then expressed as a percentage of the 2 V ADC full-
scale signal. The input signal is always appropriately gained up to
fill the ADC’s full-scale range.
Total Output Noise
The rms output noise is measured using histogram techniques.
The standard deviation of the ADC output codes is calculated in
LSB and represents the rms noise level of the total signal chain
at the specified gain setting. The output noise can be converted
to an equivalent voltage, using the relationship
1
LSB = (ADC Full Scale/
2
N
codes)
where N is the bit resolution of the ADC. For the AD9945,
1 LSB is 0.5 mV.
Power Supply Rejection (PSR)
The PSR is measured with a step change applied to the supply
pins. This represents a very high frequency disturbance on the
AD9945’s power supply. The PSR specification is calculated
from the change in the data outputs for a given step change in
the supply voltage.
Internal Delay for SHP/SHD
The internal delay (also called aperture delay) is the delay that
occurs from the time when a sampling edge is applied to the
AD9945 until the actual sample of the input signal is held. Both
SHP and SHD sample the input signal during the transition from
low to high, so the internal delay is measured from each clock’s
rising edge to the instant the actual internal sample is taken.
相關(guān)PDF資料
PDF描述
AD9945KCPZRL72 Complete 12-Bit 40 MHz CCD Signal Processor
AD9948 10-Bit CCD Signal Processor with Precision Timing⑩ Core
AD9948KCP 10-Bit CCD Signal Processor with Precision Timing⑩ Core
AD9948KCPRL 10-Bit CCD Signal Processor with Precision Timing⑩ Core
AD9949KCP 12-Bit CCD Signal Processor with Precision Timing Core
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9945KCPZRL 制造商:Analog Devices 功能描述:PBFREE 12 BIT 40 MSPS CONVERTE
AD9945KCPZRL7 功能描述:IC CCD SIGNAL PROCESSOR 32-LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 傳感器和探測(cè)器接口 系列:- 其它有關(guān)文件:Automotive Product Guide 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:74 系列:- 類(lèi)型:觸控式傳感器 輸入類(lèi)型:數(shù)字 輸出類(lèi)型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類(lèi)型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:20-TSSOP 包裝:管件
AD9945KCPZRL72 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 12-Bit 40 MHz CCD Signal Processor
AD9948 制造商:AD 制造商全稱:Analog Devices 功能描述:10-Bit CCD Signal Processor with Precision Timing⑩ Core
AD9948AKCPZ 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Analog Devices 功能描述:
主站蜘蛛池模板: 图片| 西峡县| 临清市| 安徽省| 河西区| 齐河县| 济阳县| 镇宁| 克拉玛依市| 越西县| 防城港市| 通山县| 郓城县| 东乌珠穆沁旗| 长海县| 昌江| 兴义市| 横峰县| 应用必备| 桃园县| 汉川市| 和政县| 景洪市| 从化市| 吴堡县| 平湖市| 尉犁县| 昌江| 陵川县| 兰溪市| 双牌县| 绿春县| 漾濞| 加查县| 云和县| 太仆寺旗| 庐江县| 恩施市| 博兴县| 沁水县| 塔城市|