欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADCMP582
廠商: Analog Devices, Inc.
英文描述: Ultrafast SiGe Voltage Comparators
中文描述: 超高速電壓比較器硅鍺
文件頁數: 5/16頁
文件大?。?/td> 284K
代理商: ADCMP582
ADCMP580/ADCMP581/ADCMP582
TIMING INFORMATION
Figure 2 shows the ADCMP580/ADCMP581/ADCMP582 compare and latch timing relationships. Table 2 provides the definitions of the
terms shown in the figure.
Rev. 0 | Page 5 of 16
50%
50%
V
N
± V
OS
50%
DIFFERENTIAL
INPUT VOLTAGE
LATCH ENABLE
Q OUTPUT
Q OUTPUT
LATCH ENABLE
t
H
t
PDL
t
PDH
t
PLOH
t
PLOL
t
R
t
F
V
N
V
OD
t
S
t
PL
0
Figure 2. Comparator Timing Diagram
Table 2. Timing Descriptions
Symbol
Timing
t
PDH
Input to Output High Delay
Description
Propagation delay measured from the time the input signal crosses the reference
(± the input offset voltage) to the 50% point of an output low-to-high transition.
Propagation delay measured from the time the input signal crosses the reference
(± the input offset voltage) to the 50% point of an output high-to-low transition.
Propagation delay measured from the 50% point of the latch enable signal
low-to-high transition to the 50% point of an output low-to-high transition.
Propagation delay measured from the 50% point of the latch enable signal
low-to-high transition to the 50% point of an output high-to-low transition.
Minimum time after the negative transition of the latch enable signal that the
input signal must remain unchanged to be acquired and held at the outputs.
Minimum time that the latch enable signal must be high to acquire an input
signal change.
Minimum time before the negative transition of the latch enable signal that an
input signal change must be present to be acquired and held at the outputs.
Amount of time required to transition from a low to a high output as measured
at the 20% and 80% points.
Amount of time required to transition from a high to a low output as measured
at the 20% and 80% points.
Difference between the input voltages V
P
and V
N
for output true.
Difference between the input voltages V
P
and V
N
for output false.
t
PDL
Input to Output Low Delay
t
PLOH
Latch Enable to Output High Delay
t
PLOL
Latch Enable to Output Low Delay
t
H
Minimum Hold Time
t
PL
Minimum Latch Enable Pulse Width
t
S
Minimum Setup Time
t
R
Output Rise Time
t
F
Output Fall Time
V
N
V
OD
Normal Input Voltage
Voltage Overdrive
相關PDF資料
PDF描述
ADCMP582BCP-R2 Ultrafast SiGe Voltage Comparators
ADCMP582BCP-RL7 Ultrafast SiGe Voltage Comparators
ADCMP582BCP-WP Ultrafast SiGe Voltage Comparators
ADCMP582BCP Ultrafast SiGe Voltage Comparator
ADCMP580BCP Ultrafast SiGe Voltage Comparator
相關代理商/技術參數
參數描述
ADCMP582BCP 制造商:Analog Devices 功能描述:COMPARATOR SGL 5.5V 16LFCSP EP - Bulk
ADCMP582BCP-R2 制造商:Analog Devices 功能描述:Comparator Single ±5.5V 16-Pin LFCSP EP T/R 制造商:Rochester Electronics LLC 功能描述:DUAL SUPPLY, PECL ON XFCB3.0 - Bulk
ADCMP582BCP-RL7 制造商:Analog Devices 功能描述:Comparator Single ±5.5V 16-Pin LFCSP EP T/R
ADCMP582BCP-WP 制造商:Analog Devices 功能描述:Comparator Single ±5.5V 16-Pin LFCSP EP 制造商:Analog Devices 功能描述:IC SEMICONDUCTOR ((NS))
ADCMP582BCPZ-R2 功能描述:IC COMPARATOR PECL UFAST 16LFCSP RoHS:是 類別:集成電路 (IC) >> 線性 - 比較器 系列:- 標準包裝:1 系列:- 類型:通用 元件數:1 輸出類型:CMOS,開路集電極,TTL 電壓 - 電源,單路/雙路(±):2.7 V ~ 5.5 V 電壓 - 輸入偏移(最小值):7mV @ 5V 電流 - 輸入偏壓(最小值):0.25µA @ 5V 電流 - 輸出(標準):84mA @ 5V 電流 - 靜態(最大值):120µA CMRR, PSRR(標準):- 傳輸延遲(最大):600ns 磁滯:- 工作溫度:-40°C ~ 85°C 封裝/外殼:SC-74A,SOT-753 安裝類型:表面貼裝 包裝:剪切帶 (CT) 產品目錄頁面:1268 (CN2011-ZH PDF) 其它名稱:*LMV331M5*LMV331M5/NOPBLMV331M5CT
主站蜘蛛池模板: 老河口市| 景洪市| 虹口区| 九江市| 钟山县| 连南| 湘西| 新泰市| 扶沟县| 枣强县| 子洲县| 台山市| 克什克腾旗| 固始县| 乾安县| 清镇市| 柏乡县| 城口县| 酒泉市| 新巴尔虎左旗| 海原县| 涿州市| 新和县| 随州市| 布尔津县| 海盐县| 和林格尔县| 揭西县| 揭东县| 孝感市| 许昌县| 嘉鱼县| 新建县| 江源县| 武山县| 双桥区| 磐石市| 同心县| 赤壁市| 舟曲县| 巴南区|