欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: ADCMP604
廠商: Analog Devices, Inc.
英文描述: Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply LVDS Comparators
中文描述: 軌到軌,速度非常快,2.5 V至5.5 V,單電源比較器的LVDS
文件頁數(shù): 5/16頁
文件大小: 276K
代理商: ADCMP604
ADCMP604/ADCMP605
TIMING INFORMATION
Figure 2 illustrates the ADCMP604/ADCMP605 latch timing relationships. Table 2 provides definitions of the terms shown in Figure 2.
Rev. 0 | Page 5 of 16
1.1V
50%
V
N
± V
OS
DIFFERENTIAL
INPUT VOLTAGE
LATCH ENABLE
Q OUTPUT
t
H
t
PDL
t
PLOH
t
F
V
IN
V
OD
t
S
t
PL
50%
Q OUTPUT
t
PDH
t
PLOL
t
R
0
Figure 2. System Timing Diagram
Table 2. Timing Descriptions
Symbol
Timing
t
PDH
Input to output high
delay
t
PDL
Input to output low
delay
t
PLOH
Latch enable to output
high delay
t
PLOL
Latch enable to output
low delay
t
H
Minimum hold time
Description
Propagation delay measured from the time the input signal crosses the reference (± the input offset
voltage) to the 50% point of an output low-to-high transition.
Propagation delay measured from the time the input signal crosses the reference (± the input offset
voltage) to the 50% point of an output high-to-low transition.
Propagation delay measured from the 50% point of the latch enable signal low-to-high transition to
the 50% point of an output low-to-high transition.
Propagation delay measured from the 50% point of the latch enable signal low-to-high transition to
the 50% point of an output high-to-low transition.
Minimum time after the negative transition of the latch enable signal that the input signal must
remain unchanged to be acquired and held at the outputs.
Minimum time that the latch enable signal must be high to acquire an input signal change.
t
PL
Minimum latch enable
pulse width
Minimum setup time
t
S
Minimum time before the negative transition of the latch enable signal occurs that an input signal
change must be present to be acquired and held at the outputs.
Amount of time required to transition from a low to a high output as measured at the 20% and 80%
points.
Amount of time required to transition from a high to a low output as measured at the 20% and 80%
points.
Difference between the input voltages V
A
and V
B
.
t
R
Output rise time
t
F
Output fall time
V
OD
Voltage overdrive
相關(guān)PDF資料
PDF描述
ADCMP606 Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply CML Comparators
ADCMP606_0610 Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply CML Comparators
ADCMP606BKSZ-R2 Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply CML Comparators
ADCMP606BKSZ-REEL7 Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply CML Comparators
ADCMP606BKSZ-RL Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply CML Comparators
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADCMP604_07 制造商:AD 制造商全稱:Analog Devices 功能描述:Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply LVDS Comparators
ADCMP604BKSZ 制造商:Analog Devices 功能描述:COMPARATOR SGL R-R I/P 5.5V 6PIN SC-70 - Bulk
ADCMP604BKSZ-R2 功能描述:IC COMP TTL/CMOS 1CHAN SC70-6 RoHS:是 類別:集成電路 (IC) >> 線性 - 比較器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 類型:通用 元件數(shù):1 輸出類型:CMOS,開路集電極,TTL 電壓 - 電源,單路/雙路(±):2.7 V ~ 5.5 V 電壓 - 輸入偏移(最小值):7mV @ 5V 電流 - 輸入偏壓(最小值):0.25µA @ 5V 電流 - 輸出(標(biāo)準(zhǔn)):84mA @ 5V 電流 - 靜態(tài)(最大值):120µA CMRR, PSRR(標(biāo)準(zhǔn)):- 傳輸延遲(最大):600ns 磁滯:- 工作溫度:-40°C ~ 85°C 封裝/外殼:SC-74A,SOT-753 安裝類型:表面貼裝 包裝:剪切帶 (CT) 產(chǎn)品目錄頁面:1268 (CN2011-ZH PDF) 其它名稱:*LMV331M5*LMV331M5/NOPBLMV331M5CT
ADCMP604BKSZ-R21 制造商:AD 制造商全稱:Analog Devices 功能描述:Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply LVDS Comparators
ADCMP604BKSZ-R7KL1 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
主站蜘蛛池模板: 沂南县| 云阳县| 曲周县| 黔南| 秭归县| 凤山县| 永福县| 涞源县| 韩城市| 巴塘县| 邓州市| 珲春市| 龙胜| 安徽省| 元谋县| 新邵县| 康乐县| 海晏县| 东乌珠穆沁旗| 临邑县| 内江市| 江孜县| 溧水县| 高青县| 涪陵区| 南华县| 大关县| 观塘区| 土默特右旗| 丰顺县| 廉江市| 南川市| 临海市| 永泰县| 溧水县| 手游| 香格里拉县| 玉田县| 达州市| 云霄县| 调兵山市|