欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADF4213
廠商: Analog Devices, Inc.
元件分類: XO, clock
英文描述: Dual RF/IF PLL Frequency Synthesizers
中文描述: 雙射頻/中頻鎖相環頻率合成器
文件頁數: 18/20頁
文件大小: 251K
代理商: ADF4213
REV. A
ADF4210/ADF4211/ADF4212/ADF4213
–18–
V
P
V
DD
2
ADF4213
V
P
2
CP
RF
3.9nF
470
130pF
20k
27nF
M3500-1324
V
CC
18
100pF
100pF
18
18
RF
OUT
1000pF 1000pF
51
REF
IN
MUXOUT
LOCK
DETECT
51
100pF
A
I
D
I
RF
IN
CE
CLK
DATA
LE
S
DECOUPLING CAPACITORS ON V
, V
P
OF THE ADF4213,
ON V
OF THE AD820 AND ON THE V
OF THE M3500-1324
HAVE BEEN OMITTED FROM THE DIAGRAM TO AID CLARITY.
THE IF SECTION OF THE CIRCUIT HAS ALSO BEEN OMITTED TO
SIMPLIFY THE SCHEMATIC.
R
SET
2.7k
12V
V_TUNE
GND
20V
1k
AD820
3k
OUT
FREF
IN
V
DD
V
P
1
V
DD
1
D
R
A
R
Figure 8. Wideband PLL Circuit
in wide-band applications both of these parameters have a much
greater variation. In Figure 8, for example, we have
25% and
+30% variation in the RF output from the nominal 1.8 GHz.
The sensitivity of the VCO can vary from 130 MHz/V at
1900 MHz to 30 MHz/V at 2400 MHz. Variations in these
parameters will change the loop bandwidth. This in turn can
affect stability and lock time. By changing the programmable
I
CP
, it is possible to obtain compensation for these varying
loop conditions and ensure that the loop is always operating
close to optimal conditions.
INTERFACING
The ADF4210/ADF4211/ADF4212/ADF4213 family has a
simple SPI-compatible serial interface for writing to the device.
SCLK, SDATA, and LE control the data transfer. When LE
(Latch Enable) goes high, the 22 bits that have been clocked
into the input register on each rising edge of SCLK will be
transferred to the appropriate latch. See Figure 1 for the Timing
Diagram and Table I for the Latch Truth Table.
The maximum allowable serial clock rate is 20 MHz. This
means that the maximum update rate possible for the device is
909 kHz, or one update every 1.1 ms. This is certainly more
than adequate for systems that will have typical lock times in
hundreds of microseconds.
ADuC812 to ADF421x Family Interface
Figure 9 shows the interface between the ADF421x family and
the ADuC812 microconverter. Since the ADuC812 is based on
an 8051 core, this interface can be used with any 8051-based
microcontroller. The microconverter is set up for SPI Master
Mode with CPHA = 0. To initiate the operation, the I/O port
driving LE is brought low. Each latch of the ADF421x family
needs a 24-bit word. This is accomplished by writing three 8-bit
bytes from the microconverter to the device. When the third
byte has been written, the LE input should be brought high to
complete the transfer.
On
fi
rst applying power to the ADF421x family, it needs four
writes (one each to the R counter latch and the AB counter latch
for both RF1 and RF2 sides) for the output to become active.
When operating in the mode described, the maximum SCLOCK
rate of the ADuC812 is 4 MHz. This means that the maximum
rate at which the output frequency can be changed will be about
180 kHz.
SCLOCK
MOSI
I/O PORTS
ADuC812
SCLK
SDATA
LE
CE
MUXOUT
(LOCK DETECT)
ADF4210/
ADF4211/
ADF4212/
ADF4213
Figure 9. ADuC812 to ADF421x Family Interface
ADSP-21xx to ADF421x Family Interface
Figure 10 shows the interface between the ADF421x family and
the ADSP-21xx Digital Signal Processor. As previously discussed,
the ADF421x family needs a 24-bit serial word for each latch
write. The easiest way to accomplish this, using the ADSP-21xx
family, is to use the Autobuffered Transmit Mode of operation
with Alternate Framing. This provides a means for transmitting
an entire block of serial data before an interrupt is generated.
Set up the word length for eight bits and use three memory
locations for each 24-bit word. To program each 24-bit latch,
store the three 8-bit bytes, enable the Autobuffered mode, and
write to the transmit register of the DSP. This last operation
initiates the autobuffer transfer.
SCLK
DT
I/O FLAGS
ADSP-21xx
SCLK
SDATA
LE
CE
MUXOUT
(LOCK DETECT)
ADF4210/
ADF4211/
ADF4212/
ADF4213
TFS
Figure 10. ADSP-21xx to ADF421x Family Interface
相關PDF資料
PDF描述
ADF4213BCP Dual RF/IF PLL Frequency Synthesizers
ADF4213BRU Dual RF/IF PLL Frequency Synthesizers
ADF4216 Dual RF PLL Frequency Synthesizers
ADF4216BRU Dual RF PLL Frequency Synthesizers
ADF4217 Dual RF PLL Frequency Synthesizers
相關代理商/技術參數
參數描述
ADF4213BCP 制造商:Rochester Electronics LLC 功能描述:DUAL PLL 2.5/1.1 GHZ - Bulk 制造商:Analog Devices 功能描述:
ADF4213BCPZ 制造商:Analog Devices 功能描述:PLL Frequency Synthesizer Dual 20-Pin LFCSP EP 制造商:Rochester Electronics LLC 功能描述:
ADF4213BCPZ-RL 功能描述:IC PLL FREQ SYNTHESIZER 20LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 產品變化通告:Product Discontinuation 04/May/2011 標準包裝:96 系列:- 類型:時鐘倍頻器,零延遲緩沖器 PLL:帶旁路 輸入:LVTTL 輸出:LVTTL 電路數:1 比率 - 輸入:輸出:1:8 差分 - 輸入:輸出:無/無 頻率 - 最大:133.3MHz 除法器/乘法器:是/無 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:16-TSSOP 包裝:管件 其它名稱:23S08-5HPGG
ADF4213BCPZ-RL7 制造商:Analog Devices 功能描述:PLL Frequency Synthesizer Dual 20-Pin LFCSP EP T/R
ADF4213BRU 制造商:Rochester Electronics LLC 功能描述:DUAL PLL,2.5/1.1GHZ I.C - Bulk 制造商:Analog Devices 功能描述:
主站蜘蛛池模板: 应城市| 桦甸市| 咸宁市| 浙江省| 汉源县| 汉中市| 平江县| 和龙市| 灵宝市| 乐安县| 沧源| 桐城市| 二连浩特市| 黄冈市| 福建省| 科尔| 咸丰县| 泸州市| 布尔津县| 宁安市| 宜昌市| 巴南区| 玉树县| 木兰县| 安图县| 珲春市| 莱州市| 武夷山市| 大余县| 如东县| 香河县| 富阳市| 凭祥市| 左贡县| 隆德县| 东台市| 乃东县| 嘉善县| 新化县| 洛扎县| 蓬安县|