欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADF4213BCP
廠商: ANALOG DEVICES INC
元件分類: XO, clock
英文描述: Dual RF/IF PLL Frequency Synthesizers
中文描述: PLL FREQUENCY SYNTHESIZER, 3000 MHz, QCC20
封裝: CSP-20
文件頁數: 5/20頁
文件大?。?/td> 251K
代理商: ADF4213BCP
REV. A
ADF4210/ADF4211/ADF4212/ADF4213
–5–
PIN FUNCTION DESCRIPTIONS
Pin Number
TSSOP
Mnemonic
Function
1
V
DD
1
Power Supply for the RF Section. Decoupling capacitors to the ground plane should be placed as
close as possible to this pin. V
DD
1 should have a value of between 2.7 V and 5.5 V. V
DD
1 must have
the same potential as V
DD
2.
Power Supply for the RF Charge Pump. This should be greater than or equal to V
DD
1. In systems where
V
DD
1 is 3 V, it can be set to 6 V and used to drive a VCO with a tuning range up to 6 V.
Output from the RF Charge Pump. This is normally connected to a loop filter which drives the input
to an external VCO.
Ground Pin for the RF Digital Circuitry.
Input to the RF Prescaler. This low level input signal is ac-coupled from the RF VCO.
Ground Pin for the RF Analog Circuitry.
RF/IF Fastlock Mode.
Reference Input. This is a CMOS input with a nominal threshold of V
DD
/2 and an equivalent input
resistance of 100 k
.
This input can be driven from a TTL or CMOS crystal oscillator.
Digital Ground for the IF Digital, Interface and Control Circuitry.
This multiplexer output allows either the IF/RF Lock Detect, the scaled RF, scaled IF or the scaled
Reference Frequency to be accessed externally.
Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is
latched into the 24-bit shift register on the CLK rising edge. This input is a high impedance
CMOS input.
Serial Data Input. The serial data is loaded MSB first with the two LSBs being the control bits. This
input is a high impedance CMOS input.
Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into
one of the four latches, the latch being selected using the control bits.
Connecting a resistor between this pin and ground sets the maximum RF and IF charge pump output
current. The nominal voltage potential at the R
SET
pin is 0.66 V. The relationship between I
CP
and R
SET
is
=
13 5
2
V
P
1
3
CP
RF
4
5
6
7
8
DGND
RF
RF
IN
AGND
RF
FL
O
REF
IN
9
10
DGND
IF
MUXOUT
11
CLK
12
DATA
13
LE
14
R
SET
I
R
CP MAX
SET
So, with
R
SET
= 2.7 k
,
I
CP MAX
= 5 mA for both the RF and IF Charge Pumps.
Ground Pin for the IF Analog Circuitry.
Input to the RF Prescaler. This low-level input signal is ac-coupled from the IF VCO.
Ground Pin for the IF Digital, Interface, and Control Circuitry.
Output from the IF Charge Pump. This is normally connected to a loop
fi
lter which drives the input
to an external VCO.
Power Supply for the IF Charge Pump. This should be greater than or equal to V
DD
2. In systems where
V
DD
2 is 3 V, it can be set to 6 V and used to drive a VCO with a tuning range up to 6 V.
Power Supply for the IF, Digital and Interface Section. Decoupling capacitors to the ground plane should
be placed as close as possible to this pin. V
DD
2 should have a value of between 2.7 V and 5.5 V. V
DD
2
must have the same potential as V
DD
1.
15
16
17
18
AGND
IF
IF
IN
DGND
IF
CP
IF
19
V
P
2
20
V
DD
2
PIN CONFIGURATIONS
TSSOP
TOP VIEW
(Not to Scale)
20
19
18
17
16
15
14
13
12
11
1
2
3
4
5
6
7
8
9
10
DATA
CLK
MUXOUT
DGND
RF
RF
IN
AGND
RF
DGND
IF
REF
IN
FL
O
LE
R
SET
AGND
IF
V
DD
1
V
DD
2
V
P
2
CP
IF
IF
IN
DGND
IF
V
P
1
CP
RF
ADF4210/
ADF4211/
ADF4212/
ADF4213
CP-20
1
2
3
4
5
AGND
RF
FL
O
CP
RF
RF
IN
DGND
RF
V
D
2
V
P
2
C
I
16
V
P
1
V
D
1
20
19
18
17
15
14
13
12
11
DGND
IF
IF
IN
LE
R
SET
AGND
IF
6
7 8
9
10
R
I
D
I
M
D
C
TOP VIEW
(Not to Scale)
ADF4210/
ADF4211/
ADF4212/
ADF4213
相關PDF資料
PDF描述
ADF4213BRU Dual RF/IF PLL Frequency Synthesizers
ADF4216 Dual RF PLL Frequency Synthesizers
ADF4216BRU Dual RF PLL Frequency Synthesizers
ADF4217 Dual RF PLL Frequency Synthesizers
ADF4217BRU Dual RF PLL Frequency Synthesizers
相關代理商/技術參數
參數描述
ADF4213BCPZ 制造商:Analog Devices 功能描述:PLL Frequency Synthesizer Dual 20-Pin LFCSP EP 制造商:Rochester Electronics LLC 功能描述:
ADF4213BCPZ-RL 功能描述:IC PLL FREQ SYNTHESIZER 20LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 產品變化通告:Product Discontinuation 04/May/2011 標準包裝:96 系列:- 類型:時鐘倍頻器,零延遲緩沖器 PLL:帶旁路 輸入:LVTTL 輸出:LVTTL 電路數:1 比率 - 輸入:輸出:1:8 差分 - 輸入:輸出:無/無 頻率 - 最大:133.3MHz 除法器/乘法器:是/無 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:16-TSSOP 包裝:管件 其它名稱:23S08-5HPGG
ADF4213BCPZ-RL7 制造商:Analog Devices 功能描述:PLL Frequency Synthesizer Dual 20-Pin LFCSP EP T/R
ADF4213BRU 制造商:Rochester Electronics LLC 功能描述:DUAL PLL,2.5/1.1GHZ I.C - Bulk 制造商:Analog Devices 功能描述:
ADF4213BRU-REEL 功能描述:IC PLL FREQ SYNTHESIZER 20-TSSOP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:27 系列:Precision Edge® 類型:頻率合成器 PLL:是 輸入:PECL,晶體 輸出:PECL 電路數:1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/是 頻率 - 最大:800MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 5.25 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應商設備封裝:28-SOIC 包裝:管件
主站蜘蛛池模板: 呼和浩特市| 惠东县| 商丘市| 乾安县| 喀什市| 西贡区| 方城县| 孟州市| 昔阳县| 南靖县| 望都县| 天祝| 泸定县| 崇义县| 顺平县| 桐乡市| 佛学| 海口市| 广河县| 辉南县| 栖霞市| 茶陵县| 和硕县| 南投市| 吉林省| 广昌县| 吉首市| 宜州市| 忻城县| 漳州市| 苏尼特右旗| 固原市| 福海县| 永福县| 英山县| 盘山县| 黄大仙区| 蒙山县| 孝义市| 广宁县| 普陀区|