欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADV7160KS220
廠商: ANALOG DEVICES INC
元件分類: 顯示控制器
英文描述: 96-Bit, 220 MHz True-Color Video RAM-DAC
中文描述: 1600 X 1200 PIXELS PALETTE-DAC DSPL CTLR, PQFP160
封裝: THERMALLY ENHANCED, PLASTIC, QFP-160
文件頁數: 43/44頁
文件大小: 668K
代理商: ADV7160KS220
ADV7160/ADV7162
REV. 0
–43–
PAGE INDEX
Topic
FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
GENERAL DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . 1 & 15
ADV7160/ADV7162 BLOCK DIAGRAM . . . . . . . . . . . . . . . . . 1
ADV7160/ADV7162 SPECIFICATIONS . . . . . . . . . . . . . . . . . 2
ADV7160/ADV7162 TIMING CHARACTERISTICS . . . . . 3-5
TIMING WAVEFORMS . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-11
ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
ABSOLUTE MAXIMUM RATINGS . . . . . . . . . . . . . . . . . . . 11
PIN CONFIGURATIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
PIN FUNCTION DESCRIPTION . . . . . . . . . . . . . . . . . . 13-14
CIRCUIT DETAILS AND OPERATION . . . . . . . . . . . . . . . . 15
PIXEL PORT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15-16
CLOCK CONTROL CIRCUIT . . . . . . . . . . . . . . . . . . . . . 16-17
CLOCK CONTROL SIGNALS . . . . . . . . . . . . . . . . . . . . . 17-18
PLL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
COLOR VIDEO MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
PIXEL PORT MAPPING . . . . . . . . . . . . . . . . . . . . . . . . . 19-21
MULTIPLEXING . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21-22
MPU PORT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
INTERNAL REGISTER CONFIGURATION . . . . . . . . . . . . 23
COLOR PALETTE ACCESS . . . . . . . . . . . . . . . . . . . . . . 24-25
ON-CHIP REGISTERS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Address Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Mode Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
ID Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Pixel Mask Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Command Register 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Command Register 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Command Register 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28-29
Command Register 4 . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29-30
Command Register 5 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
PLL Command Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
PLL R Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
PLL V Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Status Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Revision Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
CURSOR DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . 31-32
Cursor X-Low and X-High Register . . . . . . . . . . . . . . . . . . . 31
Cursor Y-Low & Y-High Register . . . . . . . . . . . . . . . . . . . . . 31
Cursor Image . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Cursor Y Coordinate Even . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Cursor Y Coordinate Odd . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Cursor Control Register . . . . . . . . . . . . . . . . . . . . . . . . . 31–32
DACS & VIDEO OUTPUTS . . . . . . . . . . . . . . . . . . . . . . . 32-33
APPENDIX 1
Board Design and Layout Considerations . . . . . . . . . . . . 34-35
APPENDIX 2
Typical Frame Buffer Interface . . . . . . . . . . . . . . . . . . . . . . . 36
APPENDIX 3
10-Bit DACs and Gamma Correction . . . . . . . . . . . . . . . . . . 37
APPENDIX 4
Initialization and Programming . . . . . . . . . . . . . . . . . . . . 38-39
APPENDIX 5
Signature Analyzer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
APPENDIX 6
JTAG Test Port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
APPENDIX 7
Thermal and Environmental Considerations . . . . . . . . . . . . . 42
INDEX . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Page
FIGURE INDEX
Figure
1
2
3
4
5
Title
Load Circuit for Data-Bus Access &Relinquish Times
JTAG Port Timing
LOADOUT vs. Pixel Clock Input
LOADIN vs. Pixel Input Data
Pixel Input to Analog Output Pipeline with Minimum
LOADOUT to LOADIN Delay (8:1 Mode)
Pixel Input to Analog Output Pipeline with Maximum
LOADOUT to LOADIN Delay (8:1 Mode)
Pixel Input to Analog Output Pipeline with Minimum
LOADOUT to LOADIN Delay (4:1 Mode)
Pixel Input to Analog Output Pipeline with Maximum
LOADOUT to LOADIN Delay (4:1 Mode)
Pixel Input to Analog Output Pipeline with Minimum
LOADOUT to LOADIN Delay (2:1 Mode)
Pixel Input to Analog Output Pipeline with Maximum
LOADOUT to LOADIN Delay (2:1 Mode)
Pixel Clock Input vs. Programmable Clock Output
SCKIN vs. SCKOUT
Analog Output Response vs, Pixel Clock
MPU Timing
Multiplexed Color Inputs
Clock Control Circuit
LOADOUT vs. Pixel Clock
SCKOUT Generation Circuit
Interface Using SCKIN and SCKOUT
PLL Block Diagram
PLL Transfer Function
PLL Jitter
24-Bit to 30-Bit True Color Configuration
15-Bit to 24-Bit True Color Configuration
8-Bit to 30-Bit Pseudo Color Configuration
16-Bit Tue Color Mapping Using R7–R0 and G7–G0
15-Bit True Color Mapping Using R7–R3, G7–G3 and
B7–B3
15-Bit True Color Mapping Using R6–R0 and G7–G0
16-Bit True Color (Bypass) Using R7–R0 and G7–G0
15-Bit True Color (Bypass) Using R6–R0 and G7–G0
Direct Interfacing of Video Memory
8-Bit Pseudo Color in 8:1 Multiplexing Mode
MPU Port and Register Configuration
Internal Register Configuration and Address Decoding
8-Bit Databus Using 10-Bit DACs
8-Bit Databus Using 8-Bit DACs
10-Bit Databus Using 10-Bit DACs
10-Bit Databus Using 8-Bit DACs
Mode Register 1
Command Register 1
Command Register 2
Command Register 3
Command Register 4
PLL Command Register
Cursor Control Register
DAC Output Termination
Composite Video Waveform, SYNC decoded;
Pedestal = 7.5 IRE; DAC Gain = 3996
Composite Video Waveform, SYNC decoded;
Pedestal = 0 IRE; DAC Gain = 4224
Composite Video Waveform, SYNC & TRISYNC
decoded; Pedestal = 7.5 IRE; DAC Gain = 5592
Composite Video Waveform, Pedestal = 0 IRE;
DAC Gain = 4311
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
相關PDF資料
PDF描述
ADV7170 Digital PAL/NTSC Video Encoder with 10-Bit SSAF⑩ and Advanced Power Management
ADV7170KS Digital PAL/NTSC Video Encoder with 10-Bit SSAF⑩ and Advanced Power Management
ADV7170SU Digital PAL/NTSC Video Encoder with 10-Bit SSAF⑩ and Advanced Power Management
ADV7171KS Digital PAL/NTSC Video Encoder with 10-Bit SSAF⑩ and Advanced Power Management
ADV7171SU Digital PAL/NTSC Video Encoder with 10-Bit SSAF⑩ and Advanced Power Management
相關代理商/技術參數
參數描述
ADV7162 制造商:AD 制造商全稱:Analog Devices 功能描述:96-Bit, 220 MHz True-Color Video RAM-DAC
ADV7162KS140 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
ADV7162KS170 制造商:AD 制造商全稱:Analog Devices 功能描述:96-Bit, 220 MHz True-Color Video RAM-DAC
ADV7162KS220 制造商:Analog Devices 功能描述:DAC 3-CH Segment 10-bit 160-Pin MQFP 制造商:Rochester Electronics LLC 功能描述:220 MHZ VIDEO RAM DAC I.C. - Bulk
ADV7162KSZ140 制造商:Analog Devices 功能描述:DAC 3-CH Segment 10-bit 160-Pin MQFP
主站蜘蛛池模板: 体育| 微山县| 南投县| 丘北县| 澄迈县| 互助| 义马市| 安西县| 奇台县| 嘉义市| 息烽县| 永福县| 衢州市| 万荣县| 南宫市| 墨竹工卡县| 福鼎市| 普陀区| 曲松县| 武平县| 喜德县| 安图县| 双牌县| 静宁县| 吉安市| 开平市| 哈巴河县| 临漳县| 合水县| 凤冈县| 洱源县| 云龙县| 兴义市| 东山县| 黄冈市| 南靖县| 忻州市| 蓬安县| 罗田县| 微博| 澄迈县|