欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADV7400AKSTZ-110
廠商: Analog Devices, Inc.
英文描述: 10-Bit Intergrated Multiformat SDTV/HDTV Video Decoder and RGB Graphics Digitizer
中文描述: 10位集成多格式標清/高清視頻解碼器和RGB圖形數字化儀
文件頁數: 9/16頁
文件大小: 767K
代理商: ADV7400AKSTZ-110
ADV7400A
Pin No.
3
Rev. A | Page 9 of 16
Mnemonic
INT
Type
O
Description
Interrupt Pin. This pin can be programmed active low or active high. When SDP/CP
status bits change, this pin triggers an interrupt. The set of events which triggers an
interrupt can be modified via I
2
C registers.
Horizontal Synchronization/Composite Synchronization. HS is a horizontal
synchronization output signal in SDP and CP modes. CS is a digital composite
synchronization signal that can be selected while in CP mode.
Vertical Synchronization. Vertical synchronization output signal in SDP and CP
modes.
Field Synchronization/Data Enable. Field synchronization output signal in all
interlaced video modes. This pin also can be enabled as a data enable signal in CP
mode to allow direct connection to a HDMI/DVI Tx IC.
I
2
C Port Serial Data Input/Output Pin. SDA1 is the data line for the control port and
SDA2 is the data line for the VBI readback port.
I
2
C Port Serial Clock Input (max clock rate of 400 kHz). SCLK1 is the clock line for the
control port, and SCLK2 is the clock line for the VBI data readback port.
This pin selects the I
2
C address for the ADV7400A control and VBI readback ports.
When set to a Logic 0, ALSB sets the address for a write to control port of 0x40 and
the readback address for the VBI port of 0x21. When set to a Logic 1, ALSB sets the
address for a write to the control port of 0x42 and the readback address for the VBI
port of 0x23.
System Reset Input, Active Low. A minimum low reset pulse width of 5 ms is required
to reset the ADV7400A circuitry.
Line-locked output clock for the pixel data output by the ADV7400A (the range is
13.5 MHz to 110 MHz for the ADV7400AKSTZ-110; 13.5 MHz to 80 MHz for the
ADV7400AKSTZ-80).
Input pin for 27 MHz crystal, or it can be overdriven by an external 3.3 V 27 MHz clock
oscillator source to clock the ADV7400A.
This pin should be connected to the 27 MHz crystal or left as a no connect if an
external 3.3 V, 27 MHz clock oscillator source is used to clock the ADV7400A. In
crystal mode the crystal must be a fundamental crystal.
The recommend external loop filter must be connected to this ELPF pin.
SFL (Subcarrier Frequency Lock). This pin contains a serial output stream that can be
used to lock the subcarrier frequency when this decoder is connected to any Analog
Devices digital video encoder.
SYNC_OUT is the sliced sync output signal available only in CP mode.
Internal Voltage Reference Output.
Common-Mode Level Pin for the Internal ADCs.
ADC Capacitor Network.
ADC Capacitor Network.
External Bias Setting Pin. Connect the recommended resistor between this pin and
ground.
Can be configured in CP mode to be either a digital HS input signal or a digital CS
input signal, which are used to extract timing in 5-wire or 4-wire RGB mode.
VS Input Signal. Used in CP mode for 5-wire timing mode.
Data Enable Input Signal. Used in 24-bit digital input port mode, for example, 24-bit
RGB data from a DVI Rx IC.
No Connect Pin. This pin can be tied to AGND or AVDD.
Clock Input Signal. Used in 24-bit digital input mode and also in digital CVBS input
mode.
Sync On Green Input Pin. Used in embedded sync mode.
Sync On Luma Input Pin. Used in embedded sync mode.
4
HS/CS
O
99
VS
O
98
FIELD/DE
O
81, 19
SDA1, SDA2
I/O
82, 16
SCLK1, SCLK2
I
80
ALSB
I
78
RESET
I
36
LLC1
O
38
XTAL
I
37
XTAL1
O
46
15
ELPF
SFL/SYNC_OUT
O
O
64
65
61, 62
68, 69
67
REFOUT
CML
CAPY1 to CAPY2
CAPC1 to CAPC2
BIAS
O
O
I
I
O
86
HS_IN/CS_IN
I
85
79
VS_IN
DE_IN
I
I
59
35
NC
DCLK_IN
NC
I
52
77
SOG
SOY
I
I
相關PDF資料
PDF描述
ADV7400AKSTZ-1101 10-Bit Intergrated Multiformat SDTV/HDTV Video Decoder and RGB Graphics Digitizer
ADV7400A 10-Bit Intergrated Multiformat SDTV/HDTV Video Decoder and RGB Graphics Digitizer
ADV7401 10-Bit, Integrated, Multiformat SDTV/HDTV Video Decoder and RGB Graphics Digitizer
ADV7520NK Low-Power HDMI/DVI Transmitter
ADV7520NKBBCZ-80 Low-Power HDMI/DVI Transmitter
相關代理商/技術參數
參數描述
ADV7400AKSTZ-1101 制造商:AD 制造商全稱:Analog Devices 功能描述:10-Bit Intergrated Multiformat SDTV/HDTV Video Decoder and RGB Graphics Digitizer
ADV7400AKSTZ-80 制造商:Analog Devices 功能描述:VID DECODER 100LQFP - Trays 制造商:Rochester Electronics LLC 功能描述:
ADV7400AKSTZ-801 制造商:AD 制造商全稱:Analog Devices 功能描述:10-Bit Intergrated Multiformat SDTV/HDTV Video Decoder and RGB Graphics Digitizer
ADV7400BST-110 制造商:Analog Devices 功能描述:
ADV7400KST-110 制造商:Analog Devices 功能描述:Video Decoder 1ADC 10-Bit 100-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:10-BIT 110MHZMULTFMTVIDDECOD I.C. - Bulk
主站蜘蛛池模板: 封开县| 红河县| 漯河市| 尼木县| 茌平县| 仁寿县| 琼中| 广西| 绥化市| 宝应县| 临西县| 瑞昌市| 仙居县| 临洮县| 浦县| 偏关县| 华亭县| 铜山县| 南郑县| 锡林郭勒盟| 当雄县| 航空| 桂平市| 策勒县| 巢湖市| 明光市| 宁陵县| 安图县| 手机| 嘉荫县| 鞍山市| 亳州市| 托克托县| 武穴市| 焦作市| 云浮市| 偃师市| 丹江口市| 余姚市| 桐庐县| 蓬莱市|