欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ATT3030-70H44I
廠商: Electronic Theatre Controls, Inc.
元件分類: FPGA
英文描述: Field-Programmable Gate Arrays
中文描述: 現場可編程門陣列
文件頁數: 65/80頁
文件大小: 528K
代理商: ATT3030-70H44I
Data Sheet
February 1997
ATT3000 Series Field-Programmable Gate Arrays
Lucent Technologies Inc.
65
Electrical Characteristics
(continued)
Note: The requirements in this timing diagram are extremely relaxed; data need not be held beyond the rising edge of
WS
.
BUSY
will go active
within 60 ns after the end of
WS
.
BUSY
will stay active for several microseconds.
WS
may be asserted immediately after the end of
BUSY
.
Figure 38. Peripheral Mode Switching Characteristics
Notes:
At powerup, V
CC
must rise from 2.0 V to V
CC
minimum in less than 25 ms. If this is not possible, configuration can be delayed by holding
RESET
low until V
CC
has reached 4.0 V. A very long V
CC
rise time of >100 ms, or a nonmonotonically rising V
CC
may require a >1 μs high level on
RESET
, followed by >6 μs low level on
RESET
and D/
P
after V
CC
has reached 4.0 V.
Configuration must be delayed until the
INIT
of all FPGAs is high.
Time from end of
WS
to CCLK cycle for the new byte of data depends on completion of previous byte processing and the phase of the
internal timing generator for CCLK.
CCLK and DOUT timing is tested in slave mode.
T
BUSY
indicates that the double-buffered parallel-to-serial converter is not yet ready to receive new data. The shortest T
BUSY
occurs when a
byte is loaded into an empty parallel-to-serial converter. The longest T
BUSY
occurs when a new word is loaded into the input register before the
second-level buffer has started shifting out data.
Table 28. Peripheral Mode Switching Characteristics
Signal
Write Signal
Description
Symbol
Min
Max
Unit
Effective Write Time Required
(Assertion of
CS0
,
CS1
, CS2,
WS
)
DIN Setup Time Required
DIN Hold TIme Required
RDY/
BUSY
Delay after End of
WS
Earliest Next
WS
after End of
BUSY
BUSY
Low Time Generated
1
2
3
4
5
6
T
CA
T
DC
T
CD
T
WTRB
T
RBWT
T
BUSY
100
60
0
0
2.5
60
9
ns
ns
ns
ns
ns
D[7:0]
RDY/
BUSY
CCLK
Periods
5-3129(F)
CS1/CS0
CS2
WS
D[7:0]
CCLK
RDY/BUSY
DOUT
T
CA
T
DC
T
CD
VALID
T
RBWT
T
WTRB
T
BUSY
GROUP OF
8 CCLKs
1
4
3
6
5
2
相關PDF資料
PDF描述
ATT3030-70H68I Field-Programmable Gate Arrays
ATT3030-70H84I Field-Programmable Gate Arrays
ATT3030-70J132I Field-Programmable Gate Arrays
ATT3030-70J44I Field-Programmable Gate Arrays
ATT3030-70J68I Field-Programmable Gate Arrays
相關代理商/技術參數
參數描述
ATT3030-70H68I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3030-70H84I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3030-70J100 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
ATT3030-70J100I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
ATT3030-70J132I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
主站蜘蛛池模板: 镇坪县| 威信县| 宁化县| 昔阳县| 阜宁县| 邯郸县| 西乡县| 黑水县| 阿克| 枝江市| 绿春县| 延寿县| 稻城县| 招远市| 江津市| 维西| 昌黎县| 揭东县| 固原市| 治县。| 连州市| 胶南市| 淮滨县| 沽源县| 深水埗区| 漳浦县| 崇文区| 襄城县| 定结县| 姜堰市| 泾源县| 崇阳县| 浦东新区| 来安县| 丘北县| 鄄城县| 冷水江市| 辰溪县| 九龙坡区| 含山县| 资兴市|