欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ATT3042-125J44I
廠商: Electronic Theatre Controls, Inc.
元件分類: FPGA
英文描述: Field-Programmable Gate Arrays
中文描述: 現場可編程門陣列
文件頁數: 26/80頁
文件大小: 528K
代理商: ATT3042-125J44I
Data Sheet
February 1997
ATT3000 Series Field-Programmable Gate Arrays
26
Lucent Technologies Inc.
Configuration Modes
(continued)
Daisy Chain
The
ORCA
Foundry for ATT3000 Development System
is used to create a composite configuration bit stream
for selected FPGAs including a preamble, a length
count for the total bit stream, multiple concatenated
data programs, a postamble, plus an additional fill bit
per device in the serial chain. After loading and passing
on the preamble and length count to a possible daisy
chain, a lead device will load its configuration data
frames while providing a high DOUT to possible down-
stream devices as shown in Figure 25. Loading contin-
ues while the lead device has received its configuration
program and the current length count has not reached
the full value. Additional data is passed through the
lead device and appears on the data out (DOUT) pin in
serial form. The lead device also generates the CCLK
to synchronize the serial output data and data in of
downstream FPGAs. Data is read in on DIN of slave
devices by the positive edge of CCLK and shifted out
the DOUT on the negative edge of CCLK. A parallel
master mode device uses its internal timing generator
to produce an internal CCLK of eight times its EPROM
address rate, while a peripheral mode device produces
a burst of eight CCLKs for each chip select and write-
strobe cycle. The internal timing generator continues to
operate for general timing and synchronization of
inputs in all modes.
Figure 25. Master Mode with Daisy-Chained Slave Mode Devices
5-3116(F)
M0 M1PWRDWN
FPGA
MASTER
+5 V
HDC
LDC
OTHER
I/O PINS
RCLK
GENERAL-
PURPOSE
USER I/O
PINS
5 k
M2
A15
A14
A13
A12
A11
A10
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
8
A10
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
EPROM
OE
CE
D7
D6
D5
D4
D3
D2
D1
D0
D7
D6
D5
D4
D3
D2
D1
D0
D/P
+5 V
RESET
REPROGRAM
SYSTEM
RESET
OPEN COLLECTOR
M0 M1PWRDWN
+5 V
5 k
HDC
LDC
OTHER
I/O PINS
GENERAL-
PURPOSE
USER I/O
M2
INIT
DIN
CCLK
D/P
RESET
DOUT
M0 M1PWRDWN
+5 V
5 k
HDC
LDC
OTHER
I/O PINS
GENERAL-
PURPOSE
USER I/O
M2
DIN
CCLK
D/P
RESET
DOUT
FPGA
SLAVE #1
FPGA
SLAVE #n
5 k
EACH
+5 V
INIT
CCLK
DOUT
A15
A14
A13
A12
A11
INIT
相關PDF資料
PDF描述
ATT3042-125J68I Field-Programmable Gate Arrays
ATT3042-125J84I Field-Programmable Gate Arrays
ATT3042-125M132I Field-Programmable Gate Arrays
ATT3042-125M44I Field-Programmable Gate Arrays
ATT3042-125M68I Field-Programmable Gate Arrays
相關代理商/技術參數
參數描述
ATT3042-125J68I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-125J84I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-125M132I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-125M44I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-125M68I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
主站蜘蛛池模板: 平阴县| 绥宁县| 天峻县| 黄平县| 浦县| 兰溪市| 饶河县| 响水县| 丹寨县| 东方市| 涿州市| 沁水县| 安岳县| 永丰县| 海口市| 江孜县| 广宗县| 白河县| 六枝特区| 永春县| 通化市| 涡阳县| 方城县| 明溪县| 凤台县| 交口县| 陆丰市| 龙里县| 定远县| 平邑县| 远安县| 丰顺县| 马鞍山市| 慈溪市| 曲阜市| 盖州市| 中卫市| 留坝县| 阳江市| 富蕴县| 海伦市|