欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: ATT3042-70H132I
廠商: Electronic Theatre Controls, Inc.
元件分類: FPGA
英文描述: Field-Programmable Gate Arrays
中文描述: 現(xiàn)場可編程門陣列
文件頁數(shù): 21/80頁
文件大小: 528K
代理商: ATT3042-70H132I
Lucent Technologies Inc.
21
Data Sheet
February 1997
ATT3000 Series Field-Programmable Gate Arrays
Configuration
(continued)
The specific data format for each device is produced by
the bit stream generation program, and one or more of
these files can then be combined and appended to a
length count preamble and be transformed into a
PROM format file by the PROM generation program of
the
ORCA
Foundry Development System. The tie
option of the bit stream generation program defines
output levels of unused blocks of a design and con-
nects these to unused routing resources. This prevents
indeterminate levels which might produce parasitic
supply currents. This tie option can be omitted for quick
breadboard iterations where a few additional mA of I
CC
are acceptable.
The configuration bit stream begins with high preamble
bits, a 4-bit preamble code, and a 24-bit length count.
When configuration is initiated, a counter in the FPGA
is set to 0 and begins to count the total number of con-
figuration clock cycles applied to the device. As each
configuration data frame is supplied to the FPGA, it is
internally assembled into a data word. As each data
word is completely assembled, it is loaded in parallel
into one word of the internal configuration memory
array. The configuration loading process is complete
when the current length count equals the loaded length
count and the required configuration program data
frames have been written. Internal user flip-flops are
held reset during configuration.
Two user-programmable pins are defined in the uncon-
figured FPGA: high during configuration (HDC) and low
during configuration (
LDC
), and DONE/
PROG
may be
used as external control signals during configuration. In
master mode configurations, it is convenient to use
LDC
as an active-low EPROM chip enable. After the last
configuration data bit is loaded and the length count
compares, the user I/O pins become active. Options in
the bit stream generation program allow timing choices
of one clock earlier or later for the timing of the end of
the internal logic reset and the assertion of the DONE
signal. The open-drain DONE/
PROG
output can be
AND-tied with multiple FPGAs and used as an active-
high READY, an active-low PROM enable, or a RESET
to other portions of the system. The state diagram of
Figure 18 illustrates the configuration process.
相關(guān)PDF資料
PDF描述
ATT3042-70H44I Field-Programmable Gate Arrays
ATT3042-70H68I Field-Programmable Gate Arrays
ATT3042-70H84I Field-Programmable Gate Arrays
ATT3042-70J132I Field-Programmable Gate Arrays
ATT3042-70J44I Field-Programmable Gate Arrays
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ATT3042-70H44I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-70H68I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-70H84I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-70J100 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
ATT3042-70J100I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
主站蜘蛛池模板: 舞钢市| 璧山县| 武定县| 临洮县| 大连市| 巴彦淖尔市| 土默特左旗| 大埔县| 定远县| 镇康县| 台州市| 西畴县| 昭苏县| 金阳县| 浙江省| 普洱| 达拉特旗| 阳春市| 禄丰县| 务川| 浙江省| 临澧县| 绥宁县| 长沙县| 吉首市| 雷州市| 大冶市| 安远县| 太和县| 西藏| 东丽区| 闸北区| 南漳县| 天祝| 襄樊市| 米泉市| 大足县| 大港区| 文昌市| 台东市| 湖北省|