欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ATT3042-70J44I
廠商: Electronic Theatre Controls, Inc.
元件分類: FPGA
英文描述: Field-Programmable Gate Arrays
中文描述: 現場可編程門陣列
文件頁數: 34/80頁
文件大?。?/td> 528K
代理商: ATT3042-70J44I
Data Sheet
February 1997
ATT3000 Series Field-Programmable Gate Arrays
34
Lucent Technologies Inc.
Pin Information
Table 4. Permanently Dedicated Pins
Symbol
Name/Description
V
CC
Two to eight (depending on package type) connections to the nominal +5 V supply voltage. All
must be connected.
GND
Two to eight (depending on package type) connections to ground. All must be connected.
PWRDWN
A low on this CMOS compatible input stops all internal activity to minimize V
CC
power, and puts
all output buffers in a high-impedance state; configuration is retained. When the
PWRDWN
pin
returns high, the device returns to operation with the same sequence of buffer enable and
DONE/
PROG
as at the completion of configuration. All internal storage elements are reset. If
not used,
PWRDWN
must be tied to V
CC
.
RESET
This is an active-low input which has three functions:
I
Prior to the start of configuration, a low input will delay the start of the configuration process.
An internal circuit senses the application of power and begins a minimal time-out cycle. When
the time-out and
RESET
are complete, the levels of the M lines are sampled and configuration
begins.
I
If
RESET
is asserted during a configuration, the FPGA is reinitialized and will restart the con-
figuration at the termination of
RESET
.
I
If
RESET
is asserted after configuration is complete, it will provide an asynchronous reset of all
IOB and CLB storage elements of the FPGA.
CCLK
Configuration Clock
. During configuration, this is an output of an FPGA in master mode or
peripheral mode. FPGAs in slave mode use it as a clock input. During a readback operation, it is
a clock input for the configuration data being filtered out.
DONE/
PROG
DONE Output
. Configurable as open drain with or without an internal pull-up resistor. At the
completion of configuration, the circuitry of the FPGA becomes active in a synchronous order,
and DONE may be programmed to occur one cycle before or after that occurs. Once configura-
tion is done, a high-to-low transition of this pin will cause an initialization of the FPGA and start a
reconfiguration.
M0/RTRIG
Mode 0
. This input, M1, and M2 are sampled before the start of configuration to establish the
configuration mode to be used. After configuration is complete, a low-to-high transition acts as a
read trigger to initiate a readback of configuration and storage-element data clocked by CCLK.
M1/
RDATA
Mode 1
. This input, M0, and M2 are sampled before the start of configuration to establish the
configuration mode to be used. After configuration is complete, this pin is the active-low output of
the readback data.
相關PDF資料
PDF描述
ATT3042-70J68I Field-Programmable Gate Arrays
ATT3042-70J84I Field-Programmable Gate Arrays
ATT3042-70M132I Field-Programmable Gate Arrays
ATT3042-70M44I Field-Programmable Gate Arrays
ATT3042-70M68I Field-Programmable Gate Arrays
相關代理商/技術參數
參數描述
ATT3042-70J68I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-70J84I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-70M132I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-70M44I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3042-70M68I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
主站蜘蛛池模板: 天水市| 田林县| 德格县| 彭阳县| 四平市| 长泰县| 木里| 阿拉善右旗| 义马市| 察哈| 邯郸县| 辽阳市| 禹城市| 凤台县| 左云县| 玉龙| 北海市| 法库县| 凯里市| 汤原县| 陇南市| 象州县| 巴彦淖尔市| 文化| 湘乡市| 铜山县| 汉川市| 昌江| 渭源县| 内丘县| 顺昌县| 含山县| 都昌县| 武汉市| 邹平县| 罗山县| 阿鲁科尔沁旗| 聂荣县| 乌鲁木齐县| 乌鲁木齐市| 剑川县|