欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: BUS-61553-84K
英文描述: Controller Miscellaneous - Datasheet Reference
中文描述: 控制器雜項-數據表參考
文件頁數: 1/4頁
文件大?。?/td> 49K
代理商: BUS-61553-84K
DDC’s
BUS-61553
Advanced
Integrated Mux (AIM) Hybrid is a
complete
MIL-STD-1553
Bus
Controller (BC), Remote Terminal
Unit (RTU), and Bus Monitor (MT)
device. Packaged in a single 78-pin
DIP package, the BUS-61553 con-
tains dual low-power transceivers,
complete BC/RT/MT protocol logic, a
MIL-STD-1553-to-host interface unit
and 8K x 16 RAM.
Using an industry standard dual
transceiver and standard status and
control signals, the BUS-61553 sim-
plifies system integration at both the
MIL-STD-1553 and host processor
interface levels.
All 1553 operations are controlled
through the CPU access to the
shared 8K x 16 RAM. To ensure
maximum design flexibility, memory
control lines are provided for attach-
ing external RAM to the BUS-61553
address and data buses and for dis-
abling internal memory; the total
combined memory space can be
expanded to 64K x 16. All 1553 trans-
fers are entirely memory-mapped;
thus the CPU interface requires
minimal hardware and/or software
support.
The BUS-61553 operates over the
full military -55°C to +125°C temper-
ature range. Available screened to
MIL-PRF-38534, the BUS-61553 is
ideal for demanding military and
industrial
microprocessor-to-1553
interface applications.
DESCRIPTION
MIL-STD-1553 ADVANCED INTEGRATED
MUX (AIM) HYBRID
FEATURES
Fully Intergrated Terminal
Including:
–Dual Transceiver
–BC/RT/MT Protocol
–Memory Management Unit
–Processor lnterface Logic
–8K x 16 RAM
CMOS and Bipolar Technologies
Internal Interrupt Status and Time
Tag Registers
High Reliability
883B Processing Available
DATA
BUS A
TRANSFORMER A
BUS-25679
8
4
1
2
3
BUS-25679
DATA
BUS B
TRANSFORMER B
8
4
3
2
1
TX
RX
TRANSCEIVER B
INH
768
s
TIME OUT
TX
RX
INH
TRANSCEIVER A
CHANNEL A
ENCODER/
DECODER
MEMORY
TIMING
PROTOCOL
CONTROLLER
CHANNEL B
ENCODER/
DECODER
8K x 16
SHARED RAM
RAM
PARITY
CHECKER
RT ADDR
RTPARERR
RTAD P
RTAD4
RTAD3
RTAD2
RTAD1
RTAD0
INT
EXTLD
EXTEN
MEM/REG
RD/WR
READYD
STRBD
SELECT
MSTRCLR
CLOCK IN
INTERRUPT
GENERATOR
CPU
TIMING
D15-D00
A15-A00
CONTENTION
RESOLVER
FIGURE 1. BU-61553 BLOCK DIAGRAM
SEE ALSO
USER’S
GUIDE
BUS-61553
1987, 1999 Data Device Corporation
相關PDF資料
PDF描述
BUS-61553-84L Controller Miscellaneous - Datasheet Reference
BUS-61553-84Q Controller Miscellaneous - Datasheet Reference
BUS-61553-84S Controller Miscellaneous - Datasheet Reference
BUS-61553-84W Controller Miscellaneous - Datasheet Reference
BUS-61553-84Y Controller Miscellaneous - Datasheet Reference
相關代理商/技術參數
參數描述
BUS-61553-84L 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
BUS-61553-84Q 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
BUS-61553-84S 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
BUS-61553-84W 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
BUS-61553-84Y 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
主站蜘蛛池模板: 定州市| 洞头县| 富民县| 两当县| 百色市| 阳东县| 蒙山县| 林周县| 江永县| 牡丹江市| 通榆县| 丹凤县| 崇义县| 若羌县| 宁德市| 保亭| 尤溪县| 合江县| 长葛市| 井研县| 原平市| 涡阳县| 庄河市| 武城县| 临桂县| 定边县| 海原县| 左云县| 朔州市| 林西县| 赤峰市| 抚顺县| 澎湖县| 右玉县| 康马县| 临高县| 林口县| 宽甸| 高青县| 密云县| 马山县|