欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): BUS-61555-48K
英文描述: Controller Miscellaneous - Datasheet Reference
中文描述: 控制器雜項(xiàng)-數(shù)據(jù)表參考
文件頁(yè)數(shù): 1/4頁(yè)
文件大小: 49K
代理商: BUS-61555-48K
DDC’s
BUS-61553
Advanced
Integrated Mux (AIM) Hybrid is a
complete
MIL-STD-1553
Bus
Controller (BC), Remote Terminal
Unit (RTU), and Bus Monitor (MT)
device. Packaged in a single 78-pin
DIP package, the BUS-61553 con-
tains dual low-power transceivers,
complete BC/RT/MT protocol logic, a
MIL-STD-1553-to-host interface unit
and 8K x 16 RAM.
Using an industry standard dual
transceiver and standard status and
control signals, the BUS-61553 sim-
plifies system integration at both the
MIL-STD-1553 and host processor
interface levels.
All 1553 operations are controlled
through the CPU access to the
shared 8K x 16 RAM. To ensure
maximum design flexibility, memory
control lines are provided for attach-
ing external RAM to the BUS-61553
address and data buses and for dis-
abling internal memory; the total
combined memory space can be
expanded to 64K x 16. All 1553 trans-
fers are entirely memory-mapped;
thus the CPU interface requires
minimal hardware and/or software
support.
The BUS-61553 operates over the
full military -55°C to +125°C temper-
ature range. Available screened to
MIL-PRF-38534, the BUS-61553 is
ideal for demanding military and
industrial
microprocessor-to-1553
interface applications.
DESCRIPTION
MIL-STD-1553 ADVANCED INTEGRATED
MUX (AIM) HYBRID
FEATURES
Fully Intergrated Terminal
Including:
–Dual Transceiver
–BC/RT/MT Protocol
–Memory Management Unit
–Processor lnterface Logic
–8K x 16 RAM
CMOS and Bipolar Technologies
Internal Interrupt Status and Time
Tag Registers
High Reliability
883B Processing Available
DATA
BUS A
TRANSFORMER A
BUS-25679
8
4
1
2
3
BUS-25679
DATA
BUS B
TRANSFORMER B
8
4
3
2
1
TX
RX
TRANSCEIVER B
INH
768
s
TIME OUT
TX
RX
INH
TRANSCEIVER A
CHANNEL A
ENCODER/
DECODER
MEMORY
TIMING
PROTOCOL
CONTROLLER
CHANNEL B
ENCODER/
DECODER
8K x 16
SHARED RAM
RAM
PARITY
CHECKER
RT ADDR
RTPARERR
RTAD P
RTAD4
RTAD3
RTAD2
RTAD1
RTAD0
INT
EXTLD
EXTEN
MEM/REG
RD/WR
READYD
STRBD
SELECT
MSTRCLR
CLOCK IN
INTERRUPT
GENERATOR
CPU
TIMING
D15-D00
A15-A00
CONTENTION
RESOLVER
FIGURE 1. BU-61553 BLOCK DIAGRAM
SEE ALSO
USER’S
GUIDE
BUS-61553
1987, 1999 Data Device Corporation
相關(guān)PDF資料
PDF描述
BUS-61555-48L Controller Miscellaneous - Datasheet Reference
BUS-61555-48Q Controller Miscellaneous - Datasheet Reference
BUS-61555-48S Controller Miscellaneous - Datasheet Reference
BUS-61555-48W Controller Miscellaneous - Datasheet Reference
BUS-61555-48Y Controller Miscellaneous - Datasheet Reference
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
BUS-61555-48L 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
BUS-61555-48Q 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
BUS-61555-48S 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
BUS-61555-48W 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
BUS-61555-48Y 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
主站蜘蛛池模板: 禹城市| 会昌县| 中阳县| 龙山县| 杭锦旗| 临汾市| 丰都县| 平乐县| 孙吴县| 新竹市| 织金县| 新余市| 行唐县| 博爱县| 司法| 阳江市| 光泽县| 理塘县| 邵武市| 叙永县| 平乡县| 泰和县| 丽水市| 乐山市| 千阳县| 玉树县| 拜城县| 桐庐县| 浦东新区| 宾阳县| 上饶县| 乌拉特中旗| 文安县| 新绛县| 固安县| 乐亭县| 德钦县| 武平县| 疏附县| 洞头县| 马关县|