欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: CD-700KACGDB-54.000
廠商: VECTRON INTERNATIONAL
元件分類: XO, clock
英文描述: PHASE LOCKED LOOP, CQCC16
封裝: HERMETIC SEALED, CERAMIC, SMD-16
文件頁數(shù): 9/14頁
文件大小: 146K
代理商: CD-700KACGDB-54.000
CD-700, VCXO Based PLL
Vectron International
166 Glover Avenue, Norwalk, CT 06856 Tel: 1-88-VECTRON-1 http://www.vectron.com
CD-700 Theory of Operation
Phase Detector
The phase detector has two buffered inputs (DATAIN and CLKIN) which are designed to switch at
1.4 volts. DATAIN is designed to accept an NRZ data stream but may also be used for clock signals which
have a 50% duty cycle. CLKIN is connected to OUT1 or OUT2, or a divided version of one of these
outputs. CLKIN and DATAIN and are protected by ESD diodes and should not exceed the power supply
voltage or ground by more than a few hundred millivolts.
The phase detector is basically a latched flip flop/exclusive-or gate/differential amplifier filter design to
produce a DC signal proportional to the phase between the CLKIN and DATAIN signals (see Figure 4 for
a block diagram and Figure 5 for an open loop transfer curve). This will simplify the PLL design as the
designer does not have to filter narrow pulse signals to a DC level. Under locked conditions the rising
edge of CLKIN will be centered in the middle of the DATAIN signal (see Figure 6).
The phase detector gain is 0.53V/rad x data density for 5volt operation and 0.35V/rad x data density for
3.3 volt operation. Data density is equal to 1.0 for clock signals and is system dependent on coding and
design for NRZ signals, but 0.25 could be used as a starting point for data density.
The phase detector output is a DC signal for DATAIN frequencies greater than 1 MHz but produces
significant ripple when inputs are less than 200 kHz. Additional filtering is required for lower input
frequencies applications such as 8kHz (see Figures 8 and 9 as examples).
Under closed loop conditions the active filter has a blocking capacitor which provides a very high DC gain,
so under normal locked conditions and input frequencies >1 MHz, PHO will be about V
DD/2 and will not
vary significantly with changes in input frequency (within lock range). The control voltage (pin 16) will vary
according to the input frequency offset, but PHO will remain relatively constant.
D
Q1
Q2
D
Gain = 2 / 3
Gain = VDD / 2
π
30 k
20 k
PHO
(pin 3)
Clock In
(pin 6)
Data In
(pin 5)
Figure 4. Simplified Phase Detector Block Diagram
相關(guān)PDF資料
PDF描述
CD-700KACGFB-39.3216 PHASE LOCKED LOOP, CQCC16
CD-700KACHBB-27.000 PHASE LOCKED LOOP, CQCC16
CD-700KACHBB-32.768 PHASE LOCKED LOOP, CQCC16
CD-700KACHDB-32.768 PHASE LOCKED LOOP, CQCC16
CD-700KACHDB-38.880 PHASE LOCKED LOOP, CQCC16
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CD-700-KAC-GDB-60.000 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Phase-Locked Loop
CD-700-KAC-GDB-61.440 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Phase-Locked Loop
CD-700-KAC-GDB-62.208 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Phase-Locked Loop
CD-700-KAC-GDB-62.500 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Phase-Locked Loop
CD-700-KAC-GDB-65.536 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Phase-Locked Loop
主站蜘蛛池模板: 鹤峰县| 依安县| 梨树县| 扎赉特旗| 天等县| 浏阳市| 巫溪县| 青川县| 获嘉县| 剑川县| 东山县| 阜新市| 广东省| 嵊州市| 南华县| 修水县| 文水县| 东源县| 改则县| 定襄县| 静海县| 延寿县| 永兴县| 雷波县| 安国市| 淮南市| 寿光市| 台州市| 闽清县| 武邑县| 金秀| 榕江县| 重庆市| 明星| 天全县| 丰县| 泽普县| 汝城县| 保德县| 博罗县| 阜南县|