欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CD-700LACHDB-44.736
廠商: VECTRON INTERNATIONAL
元件分類: XO, clock
英文描述: PHASE LOCKED LOOP, CQCC16
封裝: HERMETIC SEALED, CERAMIC, SMD-16
文件頁數: 9/14頁
文件大小: 146K
代理商: CD-700LACHDB-44.736
CD-700, VCXO Based PLL
Vectron International
166 Glover Avenue, Norwalk, CT 06856 Tel: 1-88-VECTRON-1 http://www.vectron.com
CD-700 Theory of Operation
Phase Detector
The phase detector has two buffered inputs (DATAIN and CLKIN) which are designed to switch at
1.4 volts. DATAIN is designed to accept an NRZ data stream but may also be used for clock signals which
have a 50% duty cycle. CLKIN is connected to OUT1 or OUT2, or a divided version of one of these
outputs. CLKIN and DATAIN and are protected by ESD diodes and should not exceed the power supply
voltage or ground by more than a few hundred millivolts.
The phase detector is basically a latched flip flop/exclusive-or gate/differential amplifier filter design to
produce a DC signal proportional to the phase between the CLKIN and DATAIN signals (see Figure 4 for
a block diagram and Figure 5 for an open loop transfer curve). This will simplify the PLL design as the
designer does not have to filter narrow pulse signals to a DC level. Under locked conditions the rising
edge of CLKIN will be centered in the middle of the DATAIN signal (see Figure 6).
The phase detector gain is 0.53V/rad x data density for 5volt operation and 0.35V/rad x data density for
3.3 volt operation. Data density is equal to 1.0 for clock signals and is system dependent on coding and
design for NRZ signals, but 0.25 could be used as a starting point for data density.
The phase detector output is a DC signal for DATAIN frequencies greater than 1 MHz but produces
significant ripple when inputs are less than 200 kHz. Additional filtering is required for lower input
frequencies applications such as 8kHz (see Figures 8 and 9 as examples).
Under closed loop conditions the active filter has a blocking capacitor which provides a very high DC gain,
so under normal locked conditions and input frequencies >1 MHz, PHO will be about V
DD/2 and will not
vary significantly with changes in input frequency (within lock range). The control voltage (pin 16) will vary
according to the input frequency offset, but PHO will remain relatively constant.
D
Q1
Q2
D
Gain = 2 / 3
Gain = VDD / 2
π
30 k
20 k
PHO
(pin 3)
Clock In
(pin 6)
Data In
(pin 5)
Figure 4. Simplified Phase Detector Block Diagram
相關PDF資料
PDF描述
CD-700LACHGB-16.000 PHASE LOCKED LOOP, CQCC16
CD-700LACHKB-25.000 PHASE LOCKED LOOP, CQCC16
CD-700LACNAB-19.440 PHASE LOCKED LOOP, CQCC16
CD-700LACNAB-51.840 PHASE LOCKED LOOP, CQCC16
CD-700LACNBB-28.704 PHASE LOCKED LOOP, CQCC16
相關代理商/技術參數
參數描述
CD-700-LAF-HAD-50M0000000 功能描述:VCXO振蕩器 5.0V 100ppm APR -40C +85C50MHz RoHS:否 制造商:Fox 封裝 / 箱體:5 mm x 3.2 mm 頻率:19.2 Mhz 頻率穩定性:2.5 PPM 輸出格式: 封裝:Reel 電源電壓:3 V 端接類型:SMD/SMT 尺寸:3.2 mm W x 5 mm L x 1.5 mm H 最小工作溫度:- 20 C 最大工作溫度:+ 75 C
CD701-024 制造商:Curtis Instruments 功能描述:HOUR COUNTER MODULE 制造商:Curtis Instruments 功能描述:HOUR COUNTER MODULE; Supply Voltage Range:12V DC to 48V DC; Time Range:0h to 99999.9h; Reset Time:0.5s; Digit Height:7mm; External Depth:5mm; External Length / Height:19mm; External Width:33mm; Operating Temperature Max:85C; ;RoHS Compliant: NA 制造商:Curtis Instruments 功能描述:HOUR COUNTER MODULE; Supply Voltage Range:12V DC to 48V DC; Time Min:0s; Time Max:99999.9h; Reset Time:0.5s; Digit Height:7mm; External Depth:5mm; External Length / Height:19mm; External Width:33mm; Operating Temperature Max:85C; ;RoHS Compliant: NA
CD70-14AFTPM-Q 制造商:Panduit Corp 功能描述:
CD-70-14-PY 制造商:Thomas & Betts 功能描述:
CD70-14-Q 制造商:Panduit Corp 功能描述:S-PC
主站蜘蛛池模板: 揭东县| 衡阳市| 东源县| 松原市| 云南省| 敦煌市| 文水县| 宿迁市| 勃利县| 时尚| 浪卡子县| 阿克陶县| 远安县| 涿鹿县| 汨罗市| 广灵县| 灌阳县| 安化县| 永善县| 镇沅| 鹰潭市| 南漳县| 革吉县| 隆德县| 弋阳县| 四川省| 正安县| 彝良县| 鹤山市| 建宁县| 长岛县| 五台县| 满城县| 道真| 金塔县| 永川市| 黄浦区| 溧水县| 尼玛县| 泉州市| 双流县|