欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CD-700LAFHDB-20.000
廠商: VECTRON INTERNATIONAL
元件分類: XO, clock
英文描述: PHASE LOCKED LOOP, CQCC16
封裝: HERMETIC SEALED, CERAMIC, SMD-16
文件頁數: 12/14頁
文件大小: 146K
代理商: CD-700LAFHDB-20.000
CD-700, VCXO Based PLL
Vectron International
166 Glover Avenue, Norwalk, CT 06856 Tel: 1-88-VECTRON-1 http://www.vectron.com
Loop Filter
A PLL is a feedback system which forces the output frequency to lock in both phase and frequency to the
input frequency. While there will be some phase error, theory states there is no frequency error. The loop
filter design will dictate many key parameters such as jitter reduction, stability, lock range and acquisition
time. Be advised that many textbook equations describing loop dynamics, such as capture range are
based on ideal systems. Such equations may not be accurate for real systems due to nonlinearities, DC
offsets, noise and do not take into account the limited VCXO bandwidth. This section deals with some real
world design examples. Also, there is loop filter software on the Vectron web site, plus a full staff of
experienced applications engineers who are eager to assist in this process. Common CD-700 PLL
applications are shown in Figures 8, 9 (frequency translation), Figure 10 (clock recovery) and
Figure 11 (clock smoothing).
Of primary concern to the designer is selecting a loop filter that insures lock-in, stability and provides
adequate filtering of the input signal. For low input frequencies, a good starting point for the loop filter
bandwidth is 10 Hz (typical). An example would be translating an 8 kHz signal to 44.736 MHz.
Figures 8 and 9 show 8kHz to 44.736 MHz and 8kHz to 19.440 MHz frequency translation designs.
For high input frequencies, a good starting point for the loop filter bandwidth is 100 ppm times the input
frequency.
It’s fairly easy to set a low loop bandwidth for large frequency translations such as 8kHz to 44.736MHz,
but becomes more difficult for clock smoothing applications such as 19.440 MHz input and 19.440MHz
output. In this example, 100ppm * 19.440MHz is approximately 2kHz and this loop filter bandwidth may
be too high to adequately reject jitter. A good way to resolve this is to lower the DATAIN frequency such
as dividing the input frequency down. The loop filter bandwidth becomes lower since 100ppm * DATAIN is
lowered. Figure 11 shows an example for clock smoothing on a relatively high input frequency signal and
maintaining a wide lock range.
There is no known accurate formula for calculating acquisition time and so the best way to provide realisitc
figures is to measure the lock time for a CD-700. By measuring the control voltage settling time, acquisiton
time was measured in the range of 3-5 seconds for applications such as 8kHz to 34.368 MHz frequency
translation which is similar to the application in Figures 8 and 9, to sub 10 milliseconds for NRZ data
patterns such as Figure 10. It may be tempting to reduce the damping factor to 0.7 or 1.0 in order to
improve acquisition time; but, it degrades stability and will not signifigantly improve acquisition time. A
damping factor of 4 is fairly conservative and allows for excellent stability.
Some general quidelines for selecting the loop filter elements include: Values should be less than
1Megohm and at least 10kohm between the PHO and OPN, the capacitor should be low leakage and a
polarized capacitor is acceptable, the R/C’s should be located physically close to the CD-700 .The loop
filter software available on the web site was written for 5 volt operation. A simple way to calculate values
for 3.3 volt operation is to multiply the data density by 0.66 (3.3V / 5V).
SPICE models are another design aid. In most cases a new PLL CD-700 design is calculated by using the
software and verified with SPICE models. The simple active
Π model is shown in Figure 7.
Loop filter values can be modified to suit the system requirements and application. There are many
excellent references on designing PLL’s, such as “Phase-Locked Loops, Theory, Design and
Applications”, by Roland E Best (McGraw-Hill).
相關PDF資料
PDF描述
CD-700LAFHDB-30.720 PHASE LOCKED LOOP, CQCC16
CD-700LAFHHB-61.440 PHASE LOCKED LOOP, CQCC16
CD-700LAFHKB-40.960 PHASE LOCKED LOOP, CQCC16
CD-700LAFNAB-20.000 PHASE LOCKED LOOP, CQCC16
CD-700LAFNAB-49.152 PHASE LOCKED LOOP, CQCC16
相關代理商/技術參數
參數描述
CD701-024 制造商:Curtis Instruments 功能描述:HOUR COUNTER MODULE 制造商:Curtis Instruments 功能描述:HOUR COUNTER MODULE; Supply Voltage Range:12V DC to 48V DC; Time Range:0h to 99999.9h; Reset Time:0.5s; Digit Height:7mm; External Depth:5mm; External Length / Height:19mm; External Width:33mm; Operating Temperature Max:85C; ;RoHS Compliant: NA 制造商:Curtis Instruments 功能描述:HOUR COUNTER MODULE; Supply Voltage Range:12V DC to 48V DC; Time Min:0s; Time Max:99999.9h; Reset Time:0.5s; Digit Height:7mm; External Depth:5mm; External Length / Height:19mm; External Width:33mm; Operating Temperature Max:85C; ;RoHS Compliant: NA
CD70-14AFTPM-Q 制造商:Panduit Corp 功能描述:
CD-70-14-PY 制造商:Thomas & Betts 功能描述:
CD70-14-Q 制造商:Panduit Corp 功能描述:S-PC
CD70-14-QY 功能描述:手工工具 Copper Mech Lug, 2 Hole, Straight Floati RoHS:否 制造商:Molex 產品:Extraction Tools 類型: 描述/功能:Extraction tool
主站蜘蛛池模板: 竹山县| 莱西市| 六盘水市| 康乐县| 扎鲁特旗| 浑源县| 连州市| 东海县| 巴彦淖尔市| 呈贡县| 昌图县| 青川县| 钟山县| 沾化县| 江油市| 墨玉县| 延津县| 湟中县| 嘉兴市| 辰溪县| 凤山市| 西丰县| 浦东新区| 平果县| 金塔县| 长白| 大同市| 二连浩特市| 新野县| 云梦县| 黄梅县| 全南县| 确山县| 中牟县| 凭祥市| 龙海市| 万安县| 天镇县| 怀集县| 六安市| 平罗县|