欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY23S08ZC-1HT
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: 時鐘及定時
英文描述: 3.3V Zero Delay Buffer
中文描述: 23S SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16
封裝: 4.40 MM, TSSOP-16
文件頁數: 1/8頁
文件大小: 166K
代理商: CY23S08ZC-1HT
PRELIMINARY
3.3V Zero Delay Buffer
CY23S08
Cypress Semiconductor Corporation
Document #: 38-07265 Rev. *D
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised June 03, 2004
Features
Zero input-output propagation delay, adjustable by
capacitive load on FBK input
Multiple configurations, see
Table 2
Multiple low-skew outputs
— Output-output skew less than 200 ps
— Device-device skew less than 700 ps
— Two banks of four outputs, three-stateable by two
select inputs
10-MHz to 133-MHz operating range
Low jitter, less than 200 ps cycle-cycle (–1, –1H, –4)
Advanced 0.65
μ
CMOS technology
Space-saving 16-pin 150-mil SOIC/TSSOP packages
3.3V operation
Spread Aware
Functional Description
The CY23S08 is a 3.3V zero delay buffer designed to
distribute high-speed clocks in PC, workstation, datacom,
telecom, and other high-performance applications.
The part has an on-chip PLL which locks to an input clock
presented on the REF pin. The PLL feedback is required to be
driven into the FBK pin, and can be obtained from one of the
outputs. The input-to-output propagation delay is guaranteed
to be less than 350 ps, and output-to-output skew is
guaranteed to be less than 250 ps.
The CY23S08 has two banks of four outputs each, which can
be controlled by the Select inputs as shown in
Table 1
. If all
output clocks are not required, Bank B can be three-stated.
The select inputs also allow the input clock to be directly
applied to the output for chip and system testing purposes.
The CY23S08 PLL enters a power-down state when there are
no rising edges on the REF input. In this mode, all outputs are
three-stated and the PLL is turned off, resulting in less than
50
μ
A of current draw. The PLL shuts down in two additional
cases as shown in
Table 1
.
Multiple CY23S08 devices can accept the same input clock
and distribute it in a system. In this case, the skew between
the outputs of two devices is guaranteed to be less than
700 ps.
The CY23S08 is available in five different configurations, as
shown in
Table 2
. The CY23S08–1 is the base part, where the
output frequencies equal the reference if there is no counter in
the feedback path. The CY23S08–1H is the high-drive version
of the –1, and rise and fall times on this device are much faster.
The CY23S08–2 allows the user to obtain 2X and 1X
frequencies on each output bank. The exact configuration and
output frequencies depends on which output drives the
feedback pin. The CY23S08–2H is the high-drive version of
the –2, and rise and fall times on this device are much faster.
The CY23S08–3 allows the user to obtain 4X and 2X
frequencies on the outputs.
The CY23S08–4 enables the user to obtain 2X clocks on all
outputs. Thus, the part is extremely versatile, and can be used
in a variety of applications.
9
16
FBK
CLKA4
CLKA3
V
DD
GND
CLKB4
CLKB3
S1
Block Diagram
1
2
3
4
5
6
7
8
10
11
12
13
14
15
REF
CLKA1
CLKA2
V
DD
GND
CLKB1
CLKB2
S2
SOIC
Top View
Pin Configuration
REF
CLKA1
CLKA2
CLKA3
CLKA4
FBK
PLL
MUX
Select Input
Decoding
S2
S1
CLKB1
CLKB2
CLKB3
CLKB4
/2
Extra Divider (–2, –2H, –3)
/2
Extra Divider (–3, –4)
相關PDF資料
PDF描述
CY24133 MediaClock Digital TV Clock Generator with VCXO
CY24133ZC-1 MediaClock Digital TV Clock Generator with VCXO
CY24133ZC-1T MediaClock Digital TV Clock Generator with VCXO
CY24141-3 MediaClock Graphics Clock Generator
CY24141ZC-3 MediaClock Graphics Clock Generator
相關代理商/技術參數
參數描述
CY23S08ZXC-1H 功能描述:鎖相環 - PLL 3.3V ZDB COM RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
CY23S08ZXC-1HT 功能描述:鎖相環 - PLL 3.3V ZDB COM RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
CY23S09 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Low-Cost 3.3V Spread Aware⑩ Zero Delay Buffer
CY23S09_04 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Low-Cost 3.3V Spread Aware⑩ Zero Delay Buffer
CY23S09_09 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Low Cost 3.3V Spread Aware Zero Delay Buffer
主站蜘蛛池模板: 阳新县| 阳西县| 彰武县| 雅安市| 铁岭市| 万荣县| 巴彦淖尔市| 定安县| 天峨县| 大悟县| 怀宁县| 鄂尔多斯市| 九龙县| 施秉县| 虹口区| 宁晋县| 漠河县| 香港 | 龙陵县| 高邑县| 莱西市| 青海省| 丘北县| 循化| 瓦房店市| 莆田市| 百色市| 昌平区| 通州区| 石景山区| 斗六市| 积石山| 电白县| 安化县| 红安县| 台中县| 仁寿县| 惠来县| 裕民县| 双桥区| 木兰县|