欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY28352OXC
廠商: Electronic Theatre Controls, Inc.
英文描述: Differential Clock Buffer/Driver DDR400- and DDR333-Compliant
中文描述: 差分時鐘緩沖器/驅動器支持DDR400和DDR333內存,兼容
文件頁數: 1/7頁
文件大小: 126K
代理商: CY28352OXC
Differential Clock Buffer/Driver DDR400- and DDR333-Compliant
CY28352
Rev
1.0, November 21, 2006
2200 Laurelwood Road, Santa Clara, CA 95054
Page 1 of 7
Tel:(408) 855-0555
Fax:(408) 855-0550
www.SpectraLinear.com
Features
Supports 333 MHz and 400-MHz DDR SDRAM
60- 200 MHz operating frequency
Phase-locked loop (PLL) clock distribution for double
data rate synchronous DRAM applications
Distributes one clock input to six differential outputs
External feedback pin FBIN is used to synchronize
output to clock input
Conforms to DDRI specification
Spread Aware
for electromagnetic interference (EMI)
reduction
28-pin SSOP package
Description
This PLL clock buffer is designed for 2.5-V
DD
and 2.5-AV
DD
operation and differential output levels.
This device is a zero delay buffer that distributes a clock input
CLKIN to six differential pairs of clock outputs (CLKT[0:5],
CLKC[0:5]) and one feedback clock output FBOUT. The clock
outputs are controlled by the input clock CLKIN and the
feedback clock FBIN.
The two-line serial bus can set each output clock pair
(CLKT[0:5], CLKC[0:5]) to the Hi-Z state. When AV
DD
is
grounded, the PLL is turned off and bypassed for test
purposes.
The PLL in this device uses the input clock CLKIN and the
feedback clock FBIN to provide high-performance, low-skew,
low–jitter output differential clocks.
Block Diagram
Pin Configuration
28 pin SSOP
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
GND
CLKC5
CLKT5
CLKC4
CLKT4
VDD
SDATA
NC
FBIN
FBOUT
NC
CLKT3
CLKC3
GND
CLKC0
CLKT0
VDD
CLKT1
CLKC1
GND
SCLK
CLKIN
AVDD
AGND
VDD
CLKT2
CLKC2
NC
C
Serial
Interface
Logic
SDATA
SCLK
CLKT0
CLKC0
CLKT1
CLKC1
FBOUT
CLKT2
CLKC2
CLKC3
CLKT3
CLKC4
CLKT4
CLKC5
CLKT5
PLL
FBIN
CLKIN
AVDD
10
相關PDF資料
PDF描述
CY28352OXCT Differential Clock Buffer/Driver DDR400- and DDR333-Compliant
CY28404OXC Circular Connector; Body Material:Aluminum; Series:PT02; Number of Contacts:8; Connector Shell Size:12; Connecting Termination:Crimp; Circular Shell Style:Box Mount Receptacle; Circular Contact Gender:Socket; Insert Arrangement:12-8
CY28404 CK409-COMPLIANT CLOCK SYNTHESIZER
CY28404OC CK409-COMPLIANT CLOCK SYNTHESIZER
CY28404OCT CK409-COMPLIANT CLOCK SYNTHESIZER
相關代理商/技術參數
參數描述
CY28352OXCT 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Differential Clock Buffer/Driver DDR400- and DDR333-Compliant
CY283530C-2 制造商:Cypress Semiconductor 功能描述:
CY28353-2 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Clocks and Buffers
CY28353OXC-2 功能描述:時鐘緩沖器 Differential clock Buffer/Driver RoHS:否 制造商:Texas Instruments 輸出端數量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
CY28353OXC-2T 功能描述:時鐘緩沖器 Differential clock Buffer/Driver RoHS:否 制造商:Texas Instruments 輸出端數量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
主站蜘蛛池模板: 宾川县| 会昌县| 兴义市| 安图县| 新建县| 平湖市| 太湖县| 日喀则市| 桐柏县| 嘉鱼县| 伊宁县| 綦江县| 朔州市| 玛多县| 长治县| 澄迈县| 天气| 涟源市| 盘山县| 东平县| 彭州市| 兰坪| 乾安县| 金溪县| 漳州市| 兰考县| 铜梁县| 临沂市| 闸北区| 淮安市| 青浦区| 台州市| 油尖旺区| 阳江市| 绥芬河市| 太保市| 衡东县| 太谷县| 驻马店市| 明溪县| 杭锦旗|